A 64-bit carry look ahead adder using pass transistor BiCMOS gates

被引:9
|
作者
Ueda, K [1 ]
Suzuki, H [1 ]
Suda, K [1 ]
Shinohara, H [1 ]
Mashiko, K [1 ]
机构
[1] MITSUBISHI ELECTR CORP,CHIYODA KU,TOKYO 100,JAPAN
关键词
D O I
10.1109/4.509867
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper describes a 64-bit two-stage carry look ahead adder utilizing pass transistor BiCMOS gate. The new pass transistor BiCMOS gate has a smaller intrinsic delay time than conventional BiCMOS gates. Furthermore, this: gate has a rail-to-rail output voltage, Therefore the next gate does not have a large degradation of its driving capability, The exclusive OR and NOR gate using the pass transistor BiCMOS gate shows a speed advantage over CMOS gates under a wide variance in load capacitance, The pass transistor BiCMOS gates were applied to full adders, carry path circuits, and carry select circuits, In consequence, a 64-bit two-stage carry look ahead adder was fabricated using a 0.5 mu m BiCMOS process with single-polysilicon and double-metal interconnections. A critical path delay time of 3.5 ns was observed at a supply voltage of 3.3 V. This is 25% better than the result of the adder circuit using CMOS technology, Even at the supply voltage of 2.0 V, this adder is faster than the CMOS adder.
引用
收藏
页码:810 / 818
页数:9
相关论文
共 50 条
  • [1] 64-bit pipeline carry lookahead adder using all-N-transistor TSPC logics
    Cheng, KH
    Cheng, SW
    Lee, WS
    [J]. JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2006, 15 (01) : 13 - 27
  • [2] Implementation of an efficient 64-bit Carry Select Adder using Muxes
    Chandran, Rahul G.
    Saraswathi, N.
    [J]. 2014 INTERNATIONAL CONFERENCE ON ADVANCED COMMUNICATION CONTROL AND COMPUTING TECHNOLOGIES (ICACCCT), 2014, : 430 - 434
  • [3] 64-bit low threshold voltage high-speed conditional carry adder by complementary pass-transistor logic
    Cheng, KH
    Cheng, SW
    Liao, CY
    [J]. VLSI 2004: IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI, PROCEEDINGS, 2004, : 233 - 236
  • [4] A reversible carry-look-ahead adder using control gates
    Desoete, B
    De Vos, A
    [J]. INTEGRATION-THE VLSI JOURNAL, 2002, 33 (1-2) : 89 - 104
  • [5] Design a 4-Bit Carry Look-Ahead Adder Using Pass Transistor for Less Power Consumption and Maximization of Speed
    Khan, Burhan
    Pattanaik, Suraj
    [J]. ADVANCES IN DATA SCIENCE AND MANAGEMENT, 2020, 37 : 531 - 542
  • [6] 64-bit carry-select adder with reduced area
    Kim, Y
    Kim, LS
    [J]. ELECTRONICS LETTERS, 2001, 37 (10) : 614 - 615
  • [7] FTL Based Carry Look ahead Adder Design Using Floating Gates
    Murthy, P. H. S. T.
    Chaitanya, K.
    Rao, Malleswara, V
    [J]. CIRCUITS, SYSTEM AND SIMULATION, 2011, 7 : 149 - 153
  • [8] Performance Analysis of a 64-bit signed Multiplier with a Carry Select Adder Using VHDL
    Deepthi, E.
    Rani, V. Moshe
    Manasa, K.
    [J]. INTERNATIONAL JOURNAL OF COMPUTER SCIENCE AND NETWORK SECURITY, 2015, 15 (11): : 91 - 94
  • [9] 64-bit pipeline conditional carry adder with MTCMOS TSPC logic
    Cheng, Shun-Wen
    [J]. 2007 50TH MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-3, 2007, : 735 - 738
  • [10] Implementation of a 64-bit Jackson Adder
    McAuley, Tynan
    Koven, William
    Carter, Andrew
    Ning, Paula
    Harris, David Money
    [J]. 2013 ASILOMAR CONFERENCE ON SIGNALS, SYSTEMS AND COMPUTERS, 2013, : 1149 - 1154