An energy reduced sampling technique applied to a 10b 1MS/s SAR ADC

被引:0
|
作者
Bindra, Harijot Singh [1 ]
Annema, Anne-Johan [1 ]
Louwsma, Simon M. [2 ]
van Tuijl, Ed J. M. [2 ]
Nauta, Bram [1 ]
机构
[1] Univ Twente, Integrated Circuit Design, Enschede, Netherlands
[2] Teledyne DALSA, Enschede, Netherlands
关键词
Nyquist sampling; input driver; SAR; adiabatic; SNDR; SFDR; Walden Figure-of-Merit;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A 10-bit 1MS/s SAR ADC in 65nm CMOS is presented that introduces an Energy-Reduced-Sampling (ERS) technique to reduce the input drive energy for Nyquist rate ADCs. Our ADC occupies an area of 0.048 mm(2), and achieves an SFDR of 67 dB, an SNDR of 56 dB at up-to 1MS/s and 3.2 mu W power consumption, yielding a Walden Figure of Merit, FoM(w) of 5.9fJ/conversion-step. Using ERS, the peak sampling current and hence the input drive power is reduced by a factor 1.5 as compared to conventional sampling (CS). Considering an ideal Class A operation for the circuit driving the ADC, this translates into a minimum driver power consumption of 80 mu W for our ERS based ADC whereas it is 135 mu W for the conventional sampling, both much larger than the ADC power consumption of 3.2 mu W.
引用
收藏
页码:235 / 238
页数:4
相关论文
共 50 条
  • [41] A very low OSR 90nm 1MS/s Incremental ΣΔ ADC
    Cavallo, D.
    De Matteis, M.
    Ronchi, M.
    Leggeri, G.
    Baschirotto, A.
    2013 9TH CONFERENCE ON PH. D. RESEARCH IN MICROELECTRONICS AND ELECTRONICS (PRIME 2013), 2013, : 37 - 40
  • [42] A 10b 150MS/s 123mW 0.18μm CMOS pipelined ADC
    Yoo, SM
    Park, JB
    Yang, HS
    Bael, HH
    Moon, KH
    Park, HJ
    Lee, SH
    Kim, JH
    2003 IEEE INTERNATIONAL SOLID-STATE CIRCUITS CONFERENCE: DIGEST OF TECHNICAL PAPERS, 2003, 46 : 326 - +
  • [43] A 28mw 10b 80ms/s pipelined ADC in 0.13μm CMOS
    Bogner, P
    2004 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL 1, PROCEEDINGS, 2004, : 17 - 20
  • [44] A 112 dB SFDR 16-bit 1MS/s SAR ADC with an improved and robust analog self-calibration
    Li, Zhaojiang
    Zhang, Wei
    Chen, Suming
    Peng, Xizhu
    Tang, He
    MICROELECTRONICS JOURNAL, 2025, 158
  • [45] A programmable 10b up-to-6MS/s SAR-ADC featuring constant-FoM with on-chip reference voltage buffers
    Borghetti, F.
    Nielsen, J. H.
    Ferragina, V.
    Malcovati, P.
    Andreani, P.
    Baschirotto, A.
    ESSCIRC 2006: PROCEEDINGS OF THE 32ND EUROPEAN SOLID-STATE CIRCUITS CONFERENCE, 2006, : 500 - +
  • [46] A 300MHz 10b Time-Interleaved Pipelined-SAR ADC
    Sun, Lu
    Lu, Yuxiao
    Mo, Tingting
    2013 IEEE 10TH INTERNATIONAL CONFERENCE ON ASIC (ASICON), 2013,
  • [47] A 9.15mW 0.22mm2 10b 204MS/s Pipelined SAR ADC in 65nm CMOS
    Jeon, Young-Deuk
    Cho, Young-Kyun
    Nam, Jae-Won
    Kim, Kwi-Dong
    Lee, Woo-Yol
    Hong, Kuk-Tae
    Kwon, Jong-Kee
    IEEE CUSTOM INTEGRATED CIRCUITS CONFERENCE 2010, 2010,
  • [48] A 10-b 500MS/s Partially Loop-unrolled SAR ADC with a Comparator Offset Calibration Technique
    Chen, Chao
    Sun, Jie
    Wang, Chenghua
    Liu, Weiqiang
    2021 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2021,
  • [49] A 26 μW 8 bit 10 MS/s Asynchronous SAR ADC for Low Energy Radios
    Harpe, Pieter J. A.
    Zhou, Cui
    Bi, Yu
    van der Meijs, Nick P.
    Wang, Xiaoyan
    Philips, Kathleen
    Dolmans, Guido
    de Groot, Harmke
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2011, 46 (07) : 1585 - 1595
  • [50] A 0.0013mm2 10b 10MS/s SAR ADC with a 0.0048mm2 42dB-Rejection Passive FIR Filter
    Harpe, Pieter
    2018 IEEE CUSTOM INTEGRATED CIRCUITS CONFERENCE (CICC), 2018,