Retention Testing Methodology for STTRAM

被引:7
|
作者
Iyengar, Anirudh [1 ]
Ghosh, Swaroop [2 ]
Srinivasan, Srikant [3 ]
机构
[1] Univ S Florida, Comp Sci & Engn, Tampa, FL USA
[2] Univ S Florida, Tampa, FL 33620 USA
[3] Iowa State Univ, Ames, IA 33620 USA
基金
美国国家科学基金会;
关键词
Burn-In; Design-for-Test; Stochastic-LLG; STTRAM;
D O I
10.1109/MDAT.2016.2591554
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
A design-for-test (DFT) solution to reduce the test time by incorporating a weak write test mode to effectively screen the weak bits from other strong bits is proposed for spin-torque transfer RAM (STTRAM). During burn-in, the chip's temperature is increased to 125°C. The retention time is tested under this condition for multiple iterations to account for stochastic retention. The advantage of testing the retention time during burnin is that it allows an accurate control of the temperature and hence an accurate retention time measurement. Test after burn-in scenario only tests good chips for their retention, thus reducing the impact on the time-to-market. The retention time search is determined by performing write and read operation multiple times with different retention intervals to lower the retention time which allows to test under low-power conditions and with lower test times. Due to the highly compressed test time of the proposed approach we are able to accommodate a reasonable number of iterations in the same test time as compared to the traditional approach, to obtain the worst case retention time.
引用
收藏
页码:7 / 15
页数:9
相关论文
共 50 条
  • [21] A new methodology for web testing
    Torkey, F. A.
    Keshk, Arabi
    Hamza, Taher
    Ibrahim, Amal
    MEDIA CONVERGENCE: MOVING TO THE NEXT GENERATION, 2007, : 77 - 82
  • [22] METHODOLOGY OF CLINICAL TESTING OF ANTIPHLOGISTICS
    KUNTZ, D
    ARZNEIMITTEL-FORSCHUNG, 1971, 21 (11A): : 1803 - &
  • [23] MOCKINGBIRD - A LOGICAL METHODOLOGY FOR TESTING
    GORLICK, MM
    KESSELMAN, CF
    MAROTTA, DA
    PARKER, DS
    JOURNAL OF LOGIC PROGRAMMING, 1990, 8 (1-2): : 95 - 119
  • [24] Testing: Methodology and Quality Indicators
    Svetlan, Zubanova
    Tatyana, Bodrova
    Sofia, Kruchkovich
    PROPOSITOS Y REPRESENTACIONES, 2020, 8 (02):
  • [25] A Practical Methodology for Integration Testing
    Castro, Laura M.
    Francisco, Miguel A.
    Gulias, Victor M.
    COMPUTER AIDED SYSTEMS THEORY - EUROCAST 2009, 2009, 5717 : 881 - +
  • [26] Successful PCB testing methodology
    McCall, James A.
    Printed Circuit Design, 1999, 16 (06):
  • [27] A Methodology for Testing Voting Systems
    Selker, Ted
    Rosenzweig, Elizabeth
    Pandolfo, Anna
    JOURNAL OF USABILITY STUDIES, 2006, 2 (01) : 7 - 21
  • [28] Methodology for testing a joint cartilage
    MANKOWSKA-SNOPCZYNSKA A.
    PIEKOSZEWSKI W.
    SZCZEREK M.
    TUSZYNSKI W.
    KOTELA I.
    KOTELA A.
    DIEM T.
    Tribologia, 2020, 294 (06): : 29 - 38
  • [29] Testing Methodology of Embedded DRAMs
    Chang, Chi-Min
    Chao, Mango C. -T.
    Huang, Rei-Fu
    Chen, Ding-Yuan
    2008 IEEE INTERNATIONAL TEST CONFERENCE, VOLS 1 AND 2, PROCEEDINGS, 2008, : 647 - +
  • [30] A Methodology for Testing CPU Emulators
    Martignoni, Lorenzo
    Paleari, Roberto
    Reina, Alessandro
    Roglia, Giampaolo Fresi
    Bruschi, Danilo
    ACM TRANSACTIONS ON SOFTWARE ENGINEERING AND METHODOLOGY, 2013, 22 (04)