共 50 条
- [1] Novel Magnetic Burn-In for Retention Testing of STTRAM PROCEEDINGS OF THE 2017 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION (DATE), 2017, : 666 - 669
- [4] MirrorCache: An Energy-Efficient Relaxed Retention L1 STTRAM Cache GLSVLSI '19 - PROCEEDINGS OF THE 2019 ON GREAT LAKES SYMPOSIUM ON VLSI, 2019, : 299 - 302
- [5] Enduring Non-Volatile L1 Cache Using Low-Retention-Time STTRAM Cells 2020 IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI (ISVLSI 2020), 2020, : 322 - 327
- [6] Analysis of Row Hammer Attack on STTRAM 2018 IEEE 36TH INTERNATIONAL CONFERENCE ON COMPUTER DESIGN (ICCD), 2018, : 75 - 82
- [7] A methodology to determine retention and drainage in laboratory PAPERI JA PUU-PAPER AND TIMBER, 2004, 86 (06): : 445 - 449
- [9] Methodology for Penetration Testing INTERNATIONAL JOURNAL OF GRID AND DISTRIBUTED COMPUTING, 2009, 2 (02): : 43 - 50