Retention Testing Methodology for STTRAM

被引:7
|
作者
Iyengar, Anirudh [1 ]
Ghosh, Swaroop [2 ]
Srinivasan, Srikant [3 ]
机构
[1] Univ S Florida, Comp Sci & Engn, Tampa, FL USA
[2] Univ S Florida, Tampa, FL 33620 USA
[3] Iowa State Univ, Ames, IA 33620 USA
基金
美国国家科学基金会;
关键词
Burn-In; Design-for-Test; Stochastic-LLG; STTRAM;
D O I
10.1109/MDAT.2016.2591554
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
A design-for-test (DFT) solution to reduce the test time by incorporating a weak write test mode to effectively screen the weak bits from other strong bits is proposed for spin-torque transfer RAM (STTRAM). During burn-in, the chip's temperature is increased to 125°C. The retention time is tested under this condition for multiple iterations to account for stochastic retention. The advantage of testing the retention time during burnin is that it allows an accurate control of the temperature and hence an accurate retention time measurement. Test after burn-in scenario only tests good chips for their retention, thus reducing the impact on the time-to-market. The retention time search is determined by performing write and read operation multiple times with different retention intervals to lower the retention time which allows to test under low-power conditions and with lower test times. Due to the highly compressed test time of the proposed approach we are able to accommodate a reasonable number of iterations in the same test time as compared to the traditional approach, to obtain the worst case retention time.
引用
收藏
页码:7 / 15
页数:9
相关论文
共 50 条
  • [1] Novel Magnetic Burn-In for Retention Testing of STTRAM
    Khan, Mohammad Nasim Imtiaz
    Iyengar, Anirudh S.
    Ghosh, Swaroop
    PROCEEDINGS OF THE 2017 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION (DATE), 2017, : 666 - 669
  • [2] Novel Magnetic Burn-In for Retention and Magnetic Tolerance Testing of STTRAM
    Khan, Mohammad Nasim Imtiaz
    Iyengar, Anirudh S.
    Ghosh, Swaroop
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2018, 26 (08) : 1508 - 1517
  • [3] A Scalable Design Methodology for Energy Minimization of STTRAM: A Circuit and Architecture Perspective
    Chatterjee, Subho
    Rasquinha, Mitchelle
    Yalamanchili, Sudhakar
    Mukhopadhyay, Saibal
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2011, 19 (05) : 809 - 817
  • [4] MirrorCache: An Energy-Efficient Relaxed Retention L1 STTRAM Cache
    Kuan, Kyle
    Adegbija, Tosiron
    GLSVLSI '19 - PROCEEDINGS OF THE 2019 ON GREAT LAKES SYMPOSIUM ON VLSI, 2019, : 299 - 302
  • [5] Enduring Non-Volatile L1 Cache Using Low-Retention-Time STTRAM Cells
    Rabiee, Farzane
    Kajouyan, Mostafa
    Estiri, Newsha
    Fluech, Jordan
    Fazeli, Mahdi
    Patooghy, Ahmad
    2020 IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI (ISVLSI 2020), 2020, : 322 - 327
  • [6] Analysis of Row Hammer Attack on STTRAM
    Khan, Mohammad Nasim Imtiaz
    Ghosh, Swaroop
    2018 IEEE 36TH INTERNATIONAL CONFERENCE ON COMPUTER DESIGN (ICCD), 2018, : 75 - 82
  • [7] A methodology to determine retention and drainage in laboratory
    Chabot, B
    Deneault, C
    Fournier, F
    Morneau, D
    Arial, M
    PAPERI JA PUU-PAPER AND TIMBER, 2004, 86 (06): : 445 - 449
  • [8] TESTING METHODOLOGY FOR VLSI
    BEYERS, J
    BLUME, HM
    BOTTOROFF, PS
    DUTTON, R
    MCCLUSKEY, EJ
    NAGAMINE, M
    ZASIO, JJ
    ISSCC DIGEST OF TECHNICAL PAPERS, 1984, 27 : 126 - 127
  • [9] Methodology for Penetration Testing
    Alisherov, Farkhod A.
    Sattarova, Feruza Y.
    INTERNATIONAL JOURNAL OF GRID AND DISTRIBUTED COMPUTING, 2009, 2 (02): : 43 - 50
  • [10] Testing methodology for FireWire
    Melatti, Lee
    Blancha, Barry
    IEEE Design and Test of Computers, 1999, 16 (03): : 102 - 111