Gold Passivated Cu-Cu Bonding At 140 °C For 3D IC Packaging And Heterogeneous Integration Applications

被引:0
|
作者
Bonam, Satish [1 ]
Kumar, C. Hemanth [1 ]
Vanjari, Siva Rama Krishna [1 ]
Singh, Shiv Govind [1 ]
机构
[1] Indian Inst Technol Hyderabad, Near NH-65, Sangareddy 502285, Telangana, India
关键词
TECHNOLOGY;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In the present modern era of electronic industry has motivated for high performance integration by vertically stacked three dimensional integrated circuits (3D ICs). Electronic interconnections at packaging and die levels, Pb-free solder micro bumps are intended to replace conventional Pb-containing solder joints due to increasing awareness of an environmental conservation, and processing at low thermal budgets. The better alternative for solder is copper, due to its high electrical and thermal properties. But the surface oxidation was the major bottleneck. In this work, we have demonstrated low temperature and low-pressure copper to copper interconnect bonding using optimized thin gold passivation layer. Here the passivation layer over the copper surface was optimized to a thickness of 3nm there by helps in preventing Cu surface oxidation and makes lower surface RMS roughness. High-density surface plane orientations that have been studied using XRD helped in faster diffusion through an interface. Majorly in this work, we have discussed the time taken for copper atoms to diffuse over the ultra-thin passivation layer of gold using Fick's second law approximation. These conditions have been used while bonding. Bonded samples were subjected to various reliability studies in order to confirm the efficacy of the proposed Au passivation based bonded structure. Also, we have observed the Interface quality using TEM, and C-SAM (mode C-Scanning acoustic microscopy) imaging resulting in good quality of bonding. The diffusion of copper atomic species movement across the interface is confirmed by EDS analysis. Low and stable specific contact resistance (similar to 1.43 x 10(-8) Omega-cm(2)) at robust conditions are confirmed to be effective and front runner for low temperature, low pressure Cu-Cu bonding for 3D IC packaging and heterogeneous integration.
引用
收藏
页码:547 / 550
页数:4
相关论文
共 50 条
  • [31] Low Temperature Cu-Cu Bonding with Electroless Deposited Metal Passivation for Fine-Pitch 3D Packaging
    Huang, Yuan-Chiu
    Liu, Demin
    Hsiung, Kuma
    Chou, Tzu-Chieh
    Hu, Han-Wen
    Sundarrajan, Arvind
    Chang, Hsin Chi
    Pan, Yi-Yu
    Weng, Ming-Wei
    Chen, Kuan-Neng
    IEEE 71ST ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC 2021), 2021, : 377 - 382
  • [32] A Study on the Bonding Process of Cu Bump/Sn/Cu Bump Bonding Structure for 3D Packaging Applications
    Lee, Byunghoon
    Park, Jongseo
    Jeon, Seong-jae
    Kwon, Kee-won
    Lee, Hoo-jeong
    JOURNAL OF THE ELECTROCHEMICAL SOCIETY, 2010, 157 (04) : H420 - H424
  • [33] Breakthrough in Cu to Cu Pillar-Concave Bonding on Silicon Substrate with Polymer Layer for Advanced Packaging, 3D, and Heterogeneous Integration
    Yang, Yu-Tao
    Yu, Ting-Yang
    Kuo, Shu-Chiao
    Huang, Tai-Yuan
    Yang, Kai-Ming
    Ko, Cheng-Ta
    Chen, Yu-Hua
    Tseng, Tzyy-Jang
    Chen, Kuan-Neng
    2017 IEEE 67TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC 2017), 2017, : 637 - 642
  • [34] Application of Self Assembly Monolayer (SAM) in Lowering the Process Temperature during Cu-Cu Diffusion Bonding of 3D IC
    Lim, Dau Fatt
    Singh, Shiv Govind
    Ang, Xiao Fang
    Wei, Jun
    Ng, Chee Mang
    Tan, Chuan Seng
    IMPACT: 2009 4TH INTERNATIONAL MICROSYSTEMS, PACKAGING, ASSEMBLY AND CIRCUITS TECHNOLOGY CONFERENCE, 2009, : 57 - +
  • [35] Cu-Cu Thermocompression Bonding with a Self-Assembled Monolayer as Oxidation Protection for 3D/2.5D System Integration
    Lykova, Maria
    Panchenko, Iuliana
    Schneider-Ramelow, Martin
    Suga, Tadatomo
    Mu, Fengwen
    Buschbeck, Roy
    MICROMACHINES, 2023, 14 (07)
  • [36] Low temperature Cu-Cu direct bonding for 3D-IC by using fine crystal layer
    Sakai, Taiji
    Imaizumi, Nobuhiro
    Miyajima, Toyoo
    2012 2ND IEEE CPMT SYMPOSIUM JAPAN, 2012,
  • [37] Cu-Cu Direct Bonding Through Highly Oriented Cu Grains for 3D-LSI Applications
    Murugesan, M.
    Sone, E.
    Simomura, A.
    Motoyoshi, M.
    Sawa, M.
    Fukuda, K.
    Koyanagi, M.
    Fukushima, T.
    2021 IEEE INTERNATIONAL 3D SYSTEMS INTEGRATION CONFERENCE (3DIC), 2021,
  • [38] Full Characterization of Cu/Cu Direct Bonding for 3D Integration
    Taibi, Rachid
    Di Cioccio, Lea
    Chappaz, Cedrick
    Chapelon, Laurent-Luc
    Gueguen, Pierric
    Dechamp, Jerome
    Fortunier, Roland
    Clavelier, Laurent
    2010 PROCEEDINGS 60TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2010, : 219 - 225
  • [39] Demonstration of sub 150 °C Cu-Cu thermocompression bonding for 3D IC applications, utilizing an ultra-thin layer of Manganin alloy as an effective surface passivation layer
    Panigrahi, Asisa Kumar
    Ghosh, Tamal
    Vanjari, Siva Rama Krishna
    Singh, Shiv Govind
    MATERIALS LETTERS, 2017, 194 : 86 - 89
  • [40] Wafer Level Underfill Study for High Density Ultra-fine Pitch Cu-Cu Bonding for 3D IC Stacking
    Xie, Ling
    Wickramanayaka, Sunil
    Jung, Boo Yung
    Li, Jerry Aw Jie
    Jung-Kai, Lim
    Ismael, Daniel
    2014 IEEE 16TH ELECTRONICS PACKAGING TECHNOLOGY CONFERENCE (EPTC), 2014, : 400 - 404