Power-constrained area and time co-optimization for SoCs based on consecutive testability

被引:2
|
作者
Yoneda, T [1 ]
Takakuwa, H [1 ]
Fujiwara, H [1 ]
机构
[1] Nara Inst Sci & Technol, Grad Sch Informat Sci, Keihanna, Japan
关键词
system-on-chip; test access mechanism; test scheduling; consecutive testability; power consumption;
D O I
10.1109/ATS.2005.88
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper presents a design-for-testability method that transforms a given SoC into consecutively testable one under power constraint. When a power constraint and a user defined importance ratio between area overhead and test time are given, the proposed method can create an optimal TAM design and a test schedule for the importance ratio under the power constraint with low computational cost. Experimental results show that the proposed method can achieve area and time co-optimization under power constraint. Moreover the proposed method can obtain better results for SoCs without power constraint compared to test bus method and our previous method based on consecutive testability of SoCs.
引用
收藏
页码:150 / 155
页数:6
相关论文
共 50 条
  • [1] Area and time co-optimization for system-on-a-chip based on consecutive testability
    Yoneda, T
    Uchiyama, T
    Fujiwara, H
    INTERNATIONAL TEST CONFERENCE 2003, PROCEEDINGS, 2003, : 415 - 422
  • [2] SOCs co-optimization based on Hybrid Genetic Algorithm
    Xu, Chuanpei
    Lu, Xueyun
    Wu, Guocheng
    2009 INTERNATIONAL SYMPOSIUM ON INTELLIGENT INFORMATION SYSTEMS AND APPLICATIONS, PROCEEDINGS, 2009, : 600 - 603
  • [3] Power-constrained test scheduling for multi-clock domain SoCs
    Yoneda, Tomokazu
    Masuda, Kimihiko
    Fujiwara, Hideo
    2006 DESIGN AUTOMATION AND TEST IN EUROPE, VOLS 1-3, PROCEEDINGS, 2006, : 295 - +
  • [4] Efficient wrapper/TAM co-optimization for large SOCs
    Iyengar, V
    Chakrabarty, K
    Marinissen, EJ
    DESIGN, AUTOMATION AND TEST IN EUROPE CONFERENCE AND EXHIBITION, 2002 PROCEEDINGS, 2002, : 491 - 498
  • [5] Co-Optimization in Power Systems
    Olatujoye, Oluwaseyi
    Ardakani, Fatemeh Jahanbani
    Ardakani, Ali Jahanbani
    McCalley, James
    2017 NORTH AMERICAN POWER SYMPOSIUM (NAPS), 2017,
  • [6] TAM/wrapper Co-optimization And Test Scheduling For SOCs Based On Hybrid Genetic Algorithm
    Xu Chuan-pei
    Lu Xue-yun
    Hu Cong
    JOURNAL OF COMPUTERS, 2010, 5 (07) : 1086 - 1093
  • [7] Frequency and Yield Optimization using Power Gates in Power-Constrained Designs
    Kim, Nam Sung
    Seomun, Jun
    Sinkar, Abhishek
    Lee, Jungseob
    Han, Tae Hee
    Choi, Ken
    Shin, Youngsoo
    ISLPED 09, 2009, : 121 - 126
  • [8] Technology-Design-Manufacturing Co-optimization for Advanced Mobile SoCs
    Yang, Da
    Gan, Chock
    Chidambaram, P. R.
    Nallapadi, Giri
    Zhu, John
    Song, S. C.
    Xu, Jeff
    Yeap, Geoffrey
    DESIGN-PROCESS-TECHNOLOGY CO-OPTIMIZATION FOR MANUFACTURABILITY VIII, 2014, 9053
  • [9] Technology-Design-Manufacturing Co-optimization for Advanced Mobile SoCs
    Yeap, Geoffrey
    2014 IEEE PROCEEDINGS OF THE CUSTOM INTEGRATED CIRCUITS CONFERENCE (CICC), 2014,
  • [10] Co-Optimization of Test Wrapper Length and TSV for TSV Based 3D SOCs
    Tanusree Kaibartta
    G. P. Biswas
    Debesh Kumar Das
    Journal of Electronic Testing, 2020, 36 : 239 - 253