Vertically Stacked Gate-All-Around Structured Tunneling-Based Ternary-CMOS

被引:16
|
作者
Kim, Sihyun [1 ,2 ]
Lee, Kitae [1 ,2 ]
Lee, Jong-Ho [1 ,2 ]
Kwon, Daewoong [3 ]
Park, Byung-Gook [1 ,2 ]
机构
[1] Seoul Natl Univ, Dept Elect & Comp Engn, Seoul 08826, South Korea
[2] Seoul Natl Univ, Interuniv Semicond Res Ctr, Seoul 08826, South Korea
[3] Inha Univ, Dept Elect Engn, Incheon 22212, South Korea
关键词
Gallium arsenide; Logic gates; Doping; Inverters; Junctions; Transistors; Controllability; Band-to-band tunneling (BTBT); gate-all-around (GAA) field-effect transistor (GAAFET); gate work function (WF); ground plane (GP) doping; multivalued logic; ternary-complementary metal-oxide-semiconductor (T-CMOS); vertically stacked nanosheet (NS);
D O I
10.1109/TED.2020.3011384
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This article proposes a novel structure for tunneling-based ternary-complementary metal-oxide-semi conductor (T-CMOS) to break through the power scaling constraints of conventional binary-CMOS. The previous T-CMOS uses off-leakage band-to-band tunneling (BTBT) currents generated at the deep drain-to-substrate junction for the third voltage state, which allows ternary inverter configuration with only two single transistors. However, the high-dose ion implantation for the BTBT layer must affect the channel doping concentration, leading to the threshold voltage fluctuation. To avoid the interference of the BTBT layer dopants to the channel as well as to maximize the electrostatic gate controllability, vertically stacked gate-all-around (GAA) field-effect transistor (GAAFET)-type T-CMOS device is proposed. By simply changing the ground plane (GP) doping concentration in existing GAAFET fabrication, the BTBT layer can be formed completely apart from the suspended channel layers. The changes of the transfer characteristics and the transient output voltage characteristics depending on the key parameters such as the GP doping concentration and the gate work function are thoroughly analyzed for the proposed GAA T-CMOS through mixed-mode TCAD device and circuit simulations. It is concluded that the two key parameters should be optimized, otherwise the margin for the third voltage state and the switching speed is seriously degraded.
引用
收藏
页码:3889 / 3893
页数:5
相关论文
共 50 条
  • [1] Analysis of Single-Event Transient in Tunneling-Based Ternary CMOS With Gate-All-Around Structure
    Son, Hyeong-Chan
    Kim, Hyunwoo
    [J]. IEEE Access, 2024, 12 : 145393 - 145399
  • [2] Gate-All-Around Transistors Based on Vertically Stacked Si Nanowires
    Mertens, H.
    Ritzenthaler, R.
    Hikavyy, A.
    Kim, M. S.
    Tao, Z.
    Wostyn, K.
    Schram, T.
    Kunnen, E.
    Ragnarsson, L. -A.
    Dekkers, H.
    Hopf, T.
    Devriendt, K.
    Tsvetanova, D.
    Chew, S. A.
    Kikuchi, Y.
    Van Besien, E.
    Rosseel, E.
    Mannaert, G.
    De Keersgieter, A.
    Chasin, A.
    Kubicek, S.
    Dangol, A.
    Demuynck, S.
    Barla, K.
    Mocuta, D.
    Horiguchi, N.
    [J]. SILICON COMPATIBLE MATERIALS, PROCESSES, AND TECHNOLOGIES FOR ADVANCED INTEGRATED CIRCUITS AND EMERGING APPLICATIONS 7, 2017, 77 (05): : 19 - 30
  • [3] A Vertically Stacked Nanosheet Gate-All-Around FET for Biosensing Application
    Li, Cong
    Liu, Feichen
    Han, Ru
    Zhuang, Yiqi
    [J]. IEEE ACCESS, 2021, 9 : 63602 - 63610
  • [4] Vertically Stacked Gate-All-Around Si Nanowire CMOS Transistors with Dual Work Function Metal Gates
    Mertens, H.
    Ritzenthaler, R.
    Chasin, A.
    Schram, T.
    Kunnen, E.
    Hikavyy, A.
    Ragnarsson, L. -A.
    Dekkers, H.
    Hopf, T.
    Wostyn, K.
    Devriendt, K.
    Chew, S. A.
    Kim, M. S.
    Kikuchi, Y.
    Rosseel, E.
    Mannaert, G.
    Kubicek, S.
    Demuynck, S.
    Dangol, A.
    Bosman, N.
    Geypen, J.
    Carotan, P.
    Bender, H.
    Barla, K.
    Horiguchi, N.
    Mocuta, D.
    [J]. 2016 IEEE INTERNATIONAL ELECTRON DEVICES MEETING (IEDM), 2016,
  • [5] Simulation of CMOS logic inverter based on vertically stacked polycrystalline silicon nanosheet gate-all-around MOSFET and its electrical characteristics
    Min, So Ra
    Lee, Sang Ho
    Park, Jin
    Kim, Geon Uk
    Kang, Ga Eon
    Heo, Jun Hyeok
    Yoon, Young Jun
    Seo, Jae Hwa
    Jang, Jaewon
    Bae, Jin-Hyuk
    Lee, Sin-Hyung
    Kang, In Man
    [J]. CURRENT APPLIED PHYSICS, 2022, 43 : 106 - 115
  • [6] Polarity Control in Double-Gate, Gate-All-Around Vertically Stacked Silicon Nanowire FETs
    De Marchi, M.
    Sacchetto, D.
    Frache, S.
    Zhang, J.
    Gaillardon, P. -E.
    Leblebici, Y.
    De Micheli, G.
    [J]. 2012 IEEE INTERNATIONAL ELECTRON DEVICES MEETING (IEDM), 2012,
  • [7] Stacked SiGe/Si I/O FinFET device preparation in a vertically stacked gate-all-around technology
    Zhao, Fei
    Li, Yan
    Luo, Huaizhi
    Jia, Xiaofeng
    Zhang, Jiayi
    Mao, Xiaotong
    Li, Yongliang
    [J]. MATERIALS SCIENCE IN SEMICONDUCTOR PROCESSING, 2023, 164
  • [8] ESD Diodes in a Bulk Si Gate-All-Around Vertically Stacked Horizontal Nanowire Technology
    Chen, S. -H.
    Hellings, G.
    Scholz, M.
    Linten, D.
    Mertens, H.
    Ritzenthaler, R.
    Boschke, R.
    Groeseneken, G.
    Horiguchi, N.
    [J]. 2016 IEEE INTERNATIONAL ELECTRON DEVICES MEETING (IEDM), 2016,
  • [9] Strain effect on performance of multi-stacked gate-all-around CMOS inverters
    Kim, Kihwan
    Lee, Ji Hwan
    Oh, Saeroonter
    [J]. SEMICONDUCTOR SCIENCE AND TECHNOLOGY, 2020, 35 (12)
  • [10] Investigation of process variation in vertically stacked gate-all-around nanowire transistor and SRAM circuit
    Sun, Yabin
    Li, Xianglong
    Zhuo, Yue
    Liu, Yun
    Wang, Teng
    Li, Xiaojin
    Shi, Yanling
    Xu, Jun
    Liu, Ziyu
    [J]. SEMICONDUCTOR SCIENCE AND TECHNOLOGY, 2021, 36 (05)