Dynamic Reusability-based Replication with Network Address Mapping in CMPs

被引:0
|
作者
Wang, Jinglei [1 ]
Wang, Dongsheng [1 ]
Wang, Haixia [1 ]
Xue, Yibo [1 ]
机构
[1] Tsinghua Univ, Tsinghua Natl Lab Informat Sci & Technol, Beijing 100084, Peoples R China
关键词
WIRE-DELAY; CHIP; CAPACITY; CACHES;
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In a Chip MultiProcessor(CMP) with shared caches, the last level cache is distributed across all the cores. This increases the on-chip communication delay and thus influence the processor's performance. Replication can be provided in shared caches to reduce the on-chip communication delay. However, current proposals do not take into account replicating blocks's access characteristics and how to make the best of replicas, which have limited performance benefit. In this paper, we observe that reusability of cache blocks influences the availability of replication scheme severely. Based on this observation, we propose Dynamic Reusability-based Replication (DRR), a novel cache design to exploit efficient replicas management using blocks's reuse pattern. DRR monitors the recent referenced cache blocks' access pattern, and replicates the blocks with high reusability to appropriate L2 slices, and the replicated copies can be shared by their nearby cores. We evaluate DRR for 16-core system using splash-2 and parsec benchmarks. DRR improves performance by 30% on average over conventional shared cache design, 16% over Victim Replication(VR), 8% over Adaptive Selected Replication (ASR), and 25% over R-NUCA.
引用
收藏
页码:487 / 492
页数:6
相关论文
共 50 条
  • [31] Multipurpose Network Monitoring Platform using Dynamic Address Assignment
    Eto, Masashi
    Inoue, Daisuke
    Suzuki, Mio
    Nakao, Koji
    PROCEEDINGS OF THE 2012 SEVENTH ASIA JOINT CONFERENCE ON INFORMATION SECURITY (ASIAJCIS 2012), 2012, : 79 - 84
  • [32] A novel dynamic network data replication scheme based on historical access record and proactive deletion
    Zhe Wang
    Tao Li
    Naixue Xiong
    Yi Pan
    The Journal of Supercomputing, 2012, 62 : 227 - 250
  • [33] A novel dynamic network data replication scheme based on historical access record and proactive deletion
    Wang, Zhe
    Li, Tao
    Xiong, Naixue
    Pan, Yi
    JOURNAL OF SUPERCOMPUTING, 2012, 62 (01): : 227 - 250
  • [34] DReAM: Dynamic Re-arrangement of Address Mapping to Improve the Performance of DRAMs
    Ghasempour, Mohsen
    Jalee, Aamer
    Garside, Jim D.
    Lujan, Mikel
    MEMSYS 2016: PROCEEDINGS OF THE INTERNATIONAL SYMPOSIUM ON MEMORY SYSTEMS, 2016, : 362 - 373
  • [35] HISDOM: A Hybrid Ontology Mapping System based on Convolutional Neural Network and Dynamic Weight
    Liu, Jie
    Tang, Yan
    Xu, Xinyi
    BDCAT'19: PROCEEDINGS OF THE 6TH IEEE/ACM INTERNATIONAL CONFERENCE ON BIG DATA COMPUTING, APPLICATIONS AND TECHNOLOGIES, 2019, : 67 - 70
  • [36] Dynamic fragments awareness based virtual network mapping strategy of elastic optical networks
    Huifeng Bai
    Wenbin Chen
    Lin Liu
    Jie Zhang
    Guangxi Ye
    Optoelectronics Letters, 2021, 17 : 427 - 431
  • [37] Dynamic fragments awareness based virtual network mapping strategy of elastic optical networks
    白晖峰
    陈文彬
    刘林
    张颉
    叶桄希
    OptoelectronicsLetters, 2021, 17 (07) : 427 - 431
  • [38] Enhancing security of NVM-based main memory with dynamic Feistel network mapping
    Huang, Fang-ting
    Feng, Dan
    Xia, Wen
    Zhou, Wen
    Zhang, Yu-cheng
    Fu, Min
    Jiang, Chun-tao
    Zhou, Yu-kun
    FRONTIERS OF INFORMATION TECHNOLOGY & ELECTRONIC ENGINEERING, 2018, 19 (07) : 847 - 863
  • [39] Dynamic fragments awareness based virtual network mapping strategy of elastic optical networks
    Bai, Huifeng
    Chen, Wenbin
    Liu, Lin
    Zhang, Jie
    Ye, Guangxi
    OPTOELECTRONICS LETTERS, 2021, 17 (07) : 427 - 431
  • [40] Enhancing security of NVM-based main memory with dynamic Feistel network mapping
    Fang-ting Huang
    Dan Feng
    Wen Xia
    Wen Zhou
    Yu-cheng Zhang
    Min Fu
    Chun-tao Jiang
    Yu-kun Zhou
    Frontiers of Information Technology & Electronic Engineering, 2018, 19 : 847 - 863