Optimal Design Method for Chip-Area-Efficient CMOS Low-Dropout Regulator

被引:0
|
作者
Ikeda, Sho [1 ]
Ito, Hiroyuki [1 ]
Ishihara, Noboru [1 ]
Masu, Kazuya [1 ]
机构
[1] Tokyo Inst Technol, Solut Res Lab, Midori Ku, Yokohama, Kanagawa 2268503, Japan
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper proposes a design method to minimize area of a CMOS low-dropout regulator (LDO) numerically. The new estimation technique for the value of the output voltage ripple under rapid load-current changes is derived, and thus the design procedure to minimize the chip area of the LDO is clarified. To verify the proposed method, the small-area LDO was designed by applying the proposed technique and fabricated in 65nm CMOS process. Measurement result shows the value of the output voltage ripple was suppressed less than 50mV when load current changes from 0 to 30mA in 1 mu s at 1.2V output voltage with 1.8V power supply. And the LDO could be implemented with small chip area of 100 mu m x 100 mu m. The quiescent power consumption was 472 mu W.
引用
收藏
页码:332 / 335
页数:4
相关论文
共 50 条
  • [1] A Chip-Area-Efficient CMOS Low-Dropout Regulator Using Wide-Swing Voltage Buffer with Parabolic Adaptive Biasing for Portable Applications
    Liu, Yonggen
    Zhan, Chenchang
    Cheng, Lin
    Ki, Wing-Hung
    [J]. 2012 IEEE ASIAN SOLID STATE CIRCUITS CONFERENCE (A-SSCC), 2012, : 233 - 236
  • [2] A fully on-chip area-efficient CMOS low-dropout regulator with fast load regulation
    Suming Lai
    Peng Li
    [J]. Analog Integrated Circuits and Signal Processing, 2012, 72 : 433 - 450
  • [3] A fully on-chip area-efficient CMOS low-dropout regulator with fast load regulation
    Lai, Suming
    Li, Peng
    [J]. ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2012, 72 (02) : 433 - 450
  • [4] Full on-chip CMOS low-dropout voltage regulator
    Milliken, Robert J.
    Silva-Martinez, Jose
    Sanchez-Sinencio, Edgar
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2007, 54 (09) : 1879 - 1890
  • [5] CMOS Low-Dropout Voltage Regulator Design Trends: An Overview
    Sobhan Bhuiyan, Mohammad Arif
    Hossain, Md. Rownak
    Minhad, Khairun Nisa'
    Haque, Fahmida
    Hemel, Mohammad Shahriar Khan
    Md Dawi, Omar
    Ibne Reaz, Mamun Bin
    Ooi, Kelvin J. A.
    [J]. ELECTRONICS, 2022, 11 (02)
  • [6] Design of Off-Chip Capacitor-Free CMOS Low-Dropout Voltage Regulator
    Liu, Xin
    Wang, Shuai
    Guo, Shuxu
    Chang, Yuchun
    [J]. 2008 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS (APCCAS 2008), VOLS 1-4, 2008, : 1316 - 1319
  • [7] Design of a Low-Dropout Regulator with On-Chip Frequency Compensation
    Xiao, Jian
    Qiu, Yanzhang
    Gao, Yunxia
    Chen, Hongliang
    [J]. PROCEEDINGS OF ANNUAL CONFERENCE OF CHINA INSTITUTE OF COMMUNICATIONS, 2010, : 360 - 362
  • [8] A full on-chip CMOS low-dropout voltage regulator with VCCS compensation
    高雷声
    周玉梅
    吴斌
    蒋见花
    [J]. Journal of Semiconductors, 2010, 31 (08) : 132 - 136
  • [9] A full on-chip CMOS low-dropout voltage regulator with VCCS compensation
    Gao Leisheng
    Zhou Yumei
    Wu Bin
    Jiang Jianhua
    [J]. JOURNAL OF SEMICONDUCTORS, 2010, 31 (08)
  • [10] A CMOS Low-Noise, Low-Dropout Regulator
    Li, Qingyun
    Jiang, Jinguang
    Wang, Jiake
    Gong, Xu
    Zhou, Xifeng
    Li, Shanshan
    [J]. 2010 ASIA-PACIFIC POWER AND ENERGY ENGINEERING CONFERENCE (APPEEC), 2010,