Design and Manufacturing Process Co-optimization in Nano-Technology (Designer Track Paper)

被引:0
|
作者
Hsu, Meng-Kai [1 ]
Katta, Nitesh [1 ]
Lin, Homer Yen-Hung [1 ]
Lin, Keny Tzu-Hen [1 ]
Tam, King Ho [1 ]
Wang, Ken Chung-Hsing [1 ]
机构
[1] Taiwan Semicond Mfg Corp, Hsinchu, Taiwan
关键词
GLOBAL ROUTER; LITHOGRAPHY;
D O I
暂无
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
Newest manufacturing technologies with feature sizes smaller than 20nm and FinFET devices have favored more restrictive design rules for manufacturability while suffering from electrical limitations of electromigration (EM) and variability. Designers can no longer reap the benefits in power, performance and area by simply relying on feature size miniature with contemporary design techniques. This work illustrates the importance of design and manufacturing technology co-optimization. Limitations in lithography has led to slower reduction in metal and VIA shape spacing than critical dimensions, which prompts for co-optimization in metallization stack, power mesh planning, standard cell designs and placement algorithms. New routing algorithms and parasitics modeling are required to achieve improved design performance under sky-rocketing metal resistance especially at lower metal levels. Ever-lowering maximum current limits due to EM has prompted new approaches in placement optimization to counteract the potential explosion in EM violations. Adoption of FinFET has allowed ultra-low Vdd designs, which requires careful consideration of Vth offerings that allow proper trade-off between variability, area and power efficiency.
引用
收藏
页码:574 / 581
页数:8
相关论文
共 50 条
  • [1] Technology-Design-Manufacturing Co-optimization for Advanced Mobile SoCs
    Yang, Da
    Gan, Chock
    Chidambaram, P. R.
    Nallapadi, Giri
    Zhu, John
    Song, S. C.
    Xu, Jeff
    Yeap, Geoffrey
    DESIGN-PROCESS-TECHNOLOGY CO-OPTIMIZATION FOR MANUFACTURABILITY VIII, 2014, 9053
  • [2] Technology-Design-Manufacturing Co-optimization for Advanced Mobile SoCs
    Yeap, Geoffrey
    2014 IEEE PROCEEDINGS OF THE CUSTOM INTEGRATED CIRCUITS CONFERENCE (CICC), 2014,
  • [3] Process-Design Co-Optimization for FPGA
    Xiang, Qi
    2008 9TH INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED-CIRCUIT TECHNOLOGY, VOLS 1-4, 2008, : 2031 - 2034
  • [4] Ab Initio for Design-Technology Co-Optimization
    Aboud, Shela J.
    Huang, Joanne
    Cobb, Jonathan
    Gunst, Tue
    Asenov, Plamen
    Dam, Thuc
    Borges, Ricardo
    DESIGN-PROCESS-TECHNOLOGY CO-OPTIMIZATION XV, 2021, 11614
  • [5] Design Technology Co-optimization for N10
    Ryckaert, J.
    Raghavan, P.
    Baert, R.
    Bardon, M. G.
    Dusa, M.
    Mallik, A.
    Sakhare, S.
    Vandewalle, B.
    Wambacq, P.
    Chava, B.
    Croes, K.
    Dehan, M.
    Jang, D.
    Leray, P.
    Liu, T-T.
    Miyaguchi, K.
    Parvais, B.
    Schuddinck, P.
    Weemaes, P.
    Mercha, A.
    Bommels, J.
    Horiguchi, N.
    McIntyre, G.
    Thean, A.
    Tokei, Z.
    Cheng, S.
    Verkest, D.
    Steegen, A.
    2014 IEEE PROCEEDINGS OF THE CUSTOM INTEGRATED CIRCUITS CONFERENCE (CICC), 2014,
  • [6] Design challenges for high performance nano-technology
    Debnath, G
    Thadikaran, P
    19TH INTERNATIONAL CONFERENCE ON VLSI DESIGN, PROCEEDINGS, 2005, : 12 - 13
  • [7] MSEC 2009 STATE-OF-ART PAPER: MICRO/NANO-TECHNOLOGY APPLICATIONS FOR MANUFACTURING SYSTEMS AND PROCESSES
    Obikawa, Toshiyuki
    Postek, M. T.
    Dornfeld, David
    Liu, Richard
    Komanduri, Ranga
    Guo, Yuebin
    Shi, Jing
    Cao, Jian
    Gogotsi, Yury
    Mochalin, Vadym
    Zhou, Jack
    Yang, Xiaoping
    Li, Xiaochun
    PROCEEDINGS OF THE ASME INTERNATIONAL MANUFACTURING SCIENCE AND ENGINEERING CONFERENCE, VOL 2, 2009, : 295 - 317
  • [8] Design Technology Co-Optimization: Tradeoffs for Building the Best Processor
    Wilcox K.
    Gentile L.
    Gillespie K.
    IEEE Solid-State Circuits Magazine, 2019, 11 (04): : 58 - 66
  • [9] Standard Cell Layout Generator Amenable to Design Technology Co-Optimization in Advanced Process Nodes
    Cho, Handong
    Seo, Hyunbae
    Chung, Sehyeon
    Choi, Kyu-Myung
    Kim, Taewhan
    2024 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION, DATE, 2024,
  • [10] Design–technology co-optimization for 2D electronics
    Jiadi Zhu
    Tomás Palacios
    Nature Electronics, 2023, 6 : 803 - 804