Low-power design methodology for module-wise dynamic voltage and frequency scaling with dynamic de-skewing systems

被引:1
|
作者
Kitahara, Takeshi [1 ]
Hara, Hiroyuki [1 ]
Shiratake, Shinichiro [1 ]
Tsukiboshi, Yoshiki [2 ]
Yoda, Tomoyuki [1 ]
Utsumi, Tetsuaki [1 ]
Minami, Fumihiro [1 ]
机构
[1] TOSHIBA Corp Semicond Co, Saiwai Ku, 580-1 Horikawacho, Kawasaki, Kanagawa 2128520, Japan
[2] TOSHIBA Microelect Corp, Kawasaki, Kanagawa 2128520, Japan
来源
ASP-DAC 2006: 11TH ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE, PROCEEDINGS | 2006年
关键词
D O I
10.1109/ASPDAC.2006.1594740
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper discusses design methodology for a module-wise dynamic voltage and frequency scaling(DVFS) technique which adjusts the supply voltage for a module appropriately to reduce the power dissipation. A circuit is able to work even when the supply voltage is in transition, by using our dynamic de-skewing system(DDS). We propose a novel clock design methodology to minimize the inter-module clock skew for solving one of the major design issues in the module-wise DVFS. We also describe a method of determining the minimum supply voltage value for a module. We lead the issue to a problem of solving simultaneous polynomial inequalities. Our experimental results show that the module-wise DVFS can reduce 53% power compared with the chip-wise DVFS, and 17% more reduction was achieved by applying the minimum supply voltage proposed.
引用
收藏
页码:533 / 540
页数:8
相关论文
共 50 条
  • [31] Dynamic voltage scaling and power management for portable systems
    Simunic, T
    Benini, L
    Acquaviva, A
    Glynn, P
    De Micheli, G
    38TH DESIGN AUTOMATION CONFERENCE PROCEEDINGS 2001, 2001, : 524 - 529
  • [32] Optimal Power Switch Design Methodology for Ultra Dynamic Voltage Scaling with a Limited Number of Power Rails
    Wang, Yanzhi
    Lin, Xue
    Pedram, Massoud
    GLSVLSI'14: PROCEEDINGS OF THE 2014 GREAT LAKES SYMPOSIUM ON VLSI, 2014, : 323 - 328
  • [33] High-speed low-power and low-power supply voltage dynamic comparator
    Xu, Daiguo
    Xu, Shiliu
    Chen, Guangbing
    ELECTRONICS LETTERS, 2015, 51 (23) : 1914 - 1915
  • [34] Simultaneous voltage scaling and gate sizing for low-power design
    Chen, CH
    Sarrafzadeh, M
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2002, 49 (06) : 400 - 408
  • [35] Low-Power Multimedia System Design by Aggressive Voltage Scaling
    Kurdahi, Fadi J.
    Eltawil, Ahmed
    Yi, Kang
    Cheng, Stanley
    Khajeh, Amin
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2010, 18 (05) : 852 - 856
  • [36] Variations-aware low-power design with voltage scaling
    Azizi, N
    Khellah, MM
    De, V
    Najm, FN
    42ND DESIGN AUTOMATION CONFERENCE, PROCEEDINGS 2005, 2005, : 529 - 534
  • [37] Dynamic Voltage and Frequency Scaling as a Method for Reducing Energy Consumption in Ultra-Low-Power Embedded Systems
    Zidar, Josip
    Matic, Tomislav
    Aleksi, Ivan
    Hocenski, Zeljko
    ELECTRONICS, 2024, 13 (05)
  • [38] A power efficient on-chip bus design with dynamic voltage and frequency scaling scheme
    Ho, Ying-Chieh
    Chen, Ya-Ting
    Su, Chauchin
    International Journal of Electrical Engineering, 2010, 17 (03): : 207 - 215
  • [39] Design of digital control systems with dynamic voltage scaling
    Lee, HS
    Kim, BK
    RTAS 2004: 10TH IEEE REAL-TIME AND EMBEDDED TECHNOLOGY AND APPLICATIONS SYMPOSIUM, PROCEEDINGS, 2004, : 94 - 101
  • [40] Low-power dynamic scheduling in heterogeneous systems
    Uppaluri, S
    Izadi, B
    Radhakrishnan, D
    ESA'03: PROCEEDINGS OF THE INTERNATIONAL CONFERENCE ON EMBEDDED SYSTEMS AND APPLICATIONS, 2003, : 261 - 267