Low-power design methodology for module-wise dynamic voltage and frequency scaling with dynamic de-skewing systems

被引:1
|
作者
Kitahara, Takeshi [1 ]
Hara, Hiroyuki [1 ]
Shiratake, Shinichiro [1 ]
Tsukiboshi, Yoshiki [2 ]
Yoda, Tomoyuki [1 ]
Utsumi, Tetsuaki [1 ]
Minami, Fumihiro [1 ]
机构
[1] TOSHIBA Corp Semicond Co, Saiwai Ku, 580-1 Horikawacho, Kawasaki, Kanagawa 2128520, Japan
[2] TOSHIBA Microelect Corp, Kawasaki, Kanagawa 2128520, Japan
来源
ASP-DAC 2006: 11TH ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE, PROCEEDINGS | 2006年
关键词
D O I
10.1109/ASPDAC.2006.1594740
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper discusses design methodology for a module-wise dynamic voltage and frequency scaling(DVFS) technique which adjusts the supply voltage for a module appropriately to reduce the power dissipation. A circuit is able to work even when the supply voltage is in transition, by using our dynamic de-skewing system(DDS). We propose a novel clock design methodology to minimize the inter-module clock skew for solving one of the major design issues in the module-wise DVFS. We also describe a method of determining the minimum supply voltage value for a module. We lead the issue to a problem of solving simultaneous polynomial inequalities. Our experimental results show that the module-wise DVFS can reduce 53% power compared with the chip-wise DVFS, and 17% more reduction was achieved by applying the minimum supply voltage proposed.
引用
收藏
页码:533 / 540
页数:8
相关论文
共 50 条
  • [1] A novel clock distribution and dynamic de-skewing methodology
    Kapoor, A
    Jayakumar, N
    Khatri, SP
    ICCAD-2004: INTERNATIONAL CONFERENCE ON COMPUTER AIDED DESIGN, IEEE/ACM DIGEST OF TECHNICAL PAPERS, 2004, : 626 - 631
  • [2] Module-wise dynamic voltage and frequency scaling for a 90 nm H.264/MPEG-4 codec LSI
    Oowaki, Y
    Shiratake, S
    Fujiyoshi, T
    Hamada, M
    Hatori, F
    Murakata, M
    Takahashi, M
    IEICE TRANSACTIONS ON ELECTRONICS, 2006, E89C (03): : 263 - 270
  • [3] Dynamic voltage and frequency scaling framework for low-power embedded GPUs
    You, Daecheol
    Chung, K. -S.
    ELECTRONICS LETTERS, 2012, 48 (21) : 1333 - 1334
  • [4] A Novel Dynamic Voltage Scaling Technique for Low-Power FPGA Systems
    Sreenivaas, V. L.
    Prasad, D. Aravind
    Kamalanathan, M.
    Kumar, V. Vinith
    Gayathri, S.
    Nandini, M.
    2010 INTERNATIONAL CONFERENCE ON SIGNAL PROCESSING AND COMMUNICATIONS (SPCOM), 2010,
  • [5] Dynamic Voltage and Frequency Scaling for Low-power Multi-precision Reconfigurable Multiplier
    Zhang, Xiaoxiao
    Bermak, Amine
    Boussaid, Farid
    2010 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, 2010, : 45 - 48
  • [6] A 63-mW H.264/MPEG-4 audio/visual codec LSI with module-wise dynamic voltage/frequency scaling
    Fujiyoshi, T
    Shiratake, S
    Nomura, S
    Nishikawa, T
    Kitasho, Y
    Arakida, H
    Okuda, Y
    Tsuboi, Y
    Hamada, M
    Hara, H
    Fujita, T
    Hatori, F
    Shimazawa, T
    Yahagi, K
    Takeda, H
    Murakata, M
    Minami, F
    Kawabe, N
    Kitahara, T
    Seta, K
    Takahashi, M
    Oowaki, Y
    Furuyama, T
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2006, 41 (01) : 54 - 62
  • [7] Accurate Dynamic Voltage and Frequency Scaling Measurement for Low-Power Microcontrollors in Wireless Sensor Networks
    Cheour, Rym
    Khriji, Sabrine
    Goetz, Martin
    Abid, Mohamed
    Kanoun, Olfa
    MICROELECTRONICS JOURNAL, 2020, 105
  • [8] Dynamic Voltage Scaling for SEU-Tolerance In Low-Power Memories
    Kim, Seokjoong
    Guthaus, Matthew R.
    2012 IEEE/IFIP 20TH INTERNATIONAL CONFERENCE ON VLSI AND SYSTEM-ON-CHIP (VLSI-SOC), 2012, : 207 - 212
  • [9] Dynamic voltage and frequency management for a low-power embedded microprocessor
    Nakai, M
    Akui, S
    Seno, K
    Meguro, T
    Seki, T
    Kondo, T
    Hashiguchi, A
    Kawahara, H
    Kumano, K
    Shimura, M
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2005, 40 (01) : 28 - 35
  • [10] Dynamic voltage and frequency management for a low-power embedded microprocessor
    Seki, T
    Akui, S
    Seno, K
    Nakai, M
    Meguro, T
    Kondo, T
    Hashiguchi, A
    Kawahara, H
    Kumano, K
    Shimura, M
    IEICE TRANSACTIONS ON ELECTRONICS, 2005, E88C (04): : 520 - 527