An Embedded Dynamically Self-Reconfigurable Master-Slaves MPSoC Architecture

被引:0
|
作者
Karras, Kimon [1 ]
Manolakos, Elias S. [1 ]
机构
[1] Univ Athens, Dept Informat & Telecommun, GR-10679 Athens, Greece
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
A dynamically sefl-reconfigurable Master-Slaves MPSoC architecture framework is introduced which can be fully embedded into a single FPGA device. The Master core can request a Configuration Manager module to add, or remove, a slave core at runtime. If the request can be satisfied, self-reconfiguration commences, implemented by a pipeline of light-weight specialized blocks. The M-S architecture utilizes a simple and general token-based bus control mechanism that is reconfiguration aware. All system modules have been described in synthesizable VHDL. A first system prototype has been built and validated using the affordable XUP XC2VP30 board. Even when using CRC check of bitstreams dynamic reconfiguration can proceed at the maximum speed that can be supported by the ICAP Xilinx interface. The reconfiguration support logic consumes as little as 1012 slices on the Virtex II Pro FPGA.
引用
收藏
页码:430 / 433
页数:4
相关论文
共 50 条
  • [31] Tanbot: A Mobile Self-Reconfigurable Robot Enhanced with Embedded Positioning Module
    Zhong, Ming
    Guo, Wei
    Li, Man-tian
    Xu, Ji-an
    2008 IEEE WORKSHOP ON ADVANCED ROBOTICS AND ITS SOCIAL IMPACTS, 2008, : 95 - 99
  • [32] A flow for self-reconfigurable embedded architectures and co-design environments
    Villalobos, Ricardo
    Khalaf, Arkan
    Groza, Voicu
    2007 CANADIAN CONFERENCE ON ELECTRICAL AND COMPUTER ENGINEERING, VOLS 1-3, 2007, : 1683 - 1686
  • [33] A Design and Performance Evaluation of Dynamically Self-Reconfigurable System Based on Virtex5
    Zhang, Liang
    Shen, Peiyi
    Cai, Yuxin
    Liu, JingWen
    Song, Juan
    Zhi, Lukui
    Dong, LuoBing
    PROCEEDINGS OF THE 2015 INTERNATIONAL CONFERENCE ON INTELLIGENT SYSTEMS RESEARCH AND MECHATRONICS ENGINEERING, 2015, 121 : 293 - 302
  • [34] Design of a Self-reconfigurable Adder for Fault-tolerant VLSI Architecture
    Mukherjee, Atin
    Dhar, Anindya Sundar
    2012 INTERNATIONAL SYMPOSIUM ON ELECTRONIC SYSTEM DESIGN (ISED 2012), 2012, : 92 - 96
  • [35] Self-Reconfigurable Analog Array integrated circuit architecture for space applications
    Keymeulen, Didier
    Stoica, Adrian
    Zebulum, Ricardo
    Katkoori, Srinivas
    Fernando, Pradeep
    Sankaran, Hariharan
    Mojarradi, Mohammad
    Daud, Taher
    PROCEEDINGS OF THE 2008 NASA/ESA CONFERENCE ON ADAPTIVE HARDWARE AND SYSTEMS, 2008, : 83 - +
  • [36] Development of the Architecture and Reconfiguration Methods for the Smart, Self-Reconfigurable Manufacturing System
    Lee, Sangil
    Ryu, Kwangyeol
    APPLIED SCIENCES-BASEL, 2022, 12 (10):
  • [37] A Retargetable Compiler for Cell-Array-Based Self-Reconfigurable Architecture
    Hiromoto, Masayuki
    Kouyama, Shin'ichi
    Ochi, Hiroyuki
    Nakamura, Yukihiro
    INTERNATIONAL JOURNAL OF COMPUTER SCIENCE AND NETWORK SECURITY, 2007, 7 (04): : 131 - 139
  • [38] A design methodology to generate dynamically self-reconfigurable SoCs for Virtex-II pro FPGAs
    Van den Branden, G
    Touhafi, A
    Dirkx, E
    FPT 05: 2005 IEEE International Conference on Field Programmable Technology, Proceedings, 2005, : 325 - 326
  • [39] A simulation platform for designing cell-array-based self-reconfigurable architecture
    Kouyama, Shin'ichi
    Izumi, Tomonori
    Ochi, Hiroyuki
    Nakamura, Yukihiro
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2007, E90A (04): : 784 - 791
  • [40] Self Configuration of Dependent Tasks for Dynamically Reconfigurable Automotive Embedded Systems
    Feng, Lei
    Chen, DeJiu
    Toerngren, Martin
    47TH IEEE CONFERENCE ON DECISION AND CONTROL, 2008 (CDC 2008), 2008, : 3737 - 3742