A Novel SoC Platform Based Multi-IP Verification and Performance Measurement

被引:0
|
作者
Park, Joo-Yul [1 ]
Lee, So-Jin [1 ]
Chung, Ki-Seok [1 ]
机构
[1] Hanyang Univ, Dept Elect Comp & Commun Engn, Seoul 133791, South Korea
关键词
D O I
暂无
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
It is well-known that in ASIC designs, verification is more difficult and time consuming than design itself As the number of Ips in an SoC design increases, Ip verification and performance validation have become the important factors in reducing time-to-market. In this paper, we propose a novel SOC platform based verification methodology which tests multiple IPs together using a single testbench. We've found that commercially available SoC platforms such as Altera Excalibur or Xilinx Virtex provide excellent environment in verifying the functionalities of mutually interactive multiple IPs with very low cost. In our methodology, embedded processor core built in the SoC device is used mainly for verification purposes, and it runs a C-based testbench. The mutually interactive IPs are programmed in the FPGA device. We implement a set of tools which consists of a communication interface and a wrapper generator. Using this platform, we have verified up to 5 IPs together successfully, but we can verify more IPs together easily. Time and effort to verify complex IPs have been significantly reduced using this methodology.
引用
收藏
页码:608 / 613
页数:6
相关论文
共 50 条
  • [21] A UVM-based AES IP Verification Platform with Automatic Testcases Generation
    Zhu, Lin
    Hou, Ligang
    Xu, Qiuyun
    Zhi, Jingsong
    Wang, Jinhui
    Proceedings of the 2016 International Conference on Engineering and Advanced Technology, 2016, 82 : 442 - 448
  • [22] A high-performance platform-based SoC for information security
    Wu, Min
    Zeng, Xiaoyang
    Han, Jun
    Wu, Yongyi
    Fan, Yibo
    ASP-DAC 2006: 11TH ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE, PROCEEDINGS, 2006, : 122 - +
  • [23] Design and implementation of very large-scale SoC verification platform based on FPGAs array
    Ling, Xiang
    Hu, Jian-Hao
    Wang, Jian
    Xitong Fangzhen Xuebao / Journal of System Simulation, 2007, 19 (09): : 1967 - 1970
  • [24] A Packet-based Emulating Platform with Serializer/Deserializer Interface for Heterogeneous IP Verification
    Lin, Chih-Hsing
    Chang, Yung-Chang
    Huang, Wen-Chih
    Lai, Wei-Chih
    Chiu, Ching-Te
    Wu, Jen-Ming
    Hsu, Shuo-Hung
    Huang, Chun-Ming
    Yang, Chih-Chyau
    Chen, Shih-Lun
    2010 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, 2010, : 1061 - 1064
  • [25] A Platform-based SoC Design for a Multi-Standard Audio Decoder
    Tsai, Tsung-Han
    Liu, Hsing-Chuang
    Chang, Wei-Chin
    Liu, Chun-Nan
    2008 INTERNATIONAL CONFERENCE ON COMMUNICATIONS, CIRCUITS AND SYSTEMS PROCEEDINGS, VOLS 1 AND 2: VOL 1: COMMUNICATION THEORY AND SYSTEM, 2008, : 850 - 853
  • [26] A novel intelligent verification platform based on a structured analysis model
    Zheng Xie
    XinAn Wang
    ZhiBin Lian
    YongGui Luo
    ZiYi Hu
    Science China Information Sciences, 2013, 56 : 1 - 14
  • [27] A novel intelligent verification platform based on a structured analysis model
    Xie Zheng
    Wang XinAn
    Lian ZhiBin
    Luo YongGui
    Hu ZiYi
    SCIENCE CHINA-INFORMATION SCIENCES, 2013, 56 (06) : 1 - 14
  • [28] Cloud computing platform for real-time measurement and verification of energy performance
    Ke, Ming-Tsun
    Yeh, Chia-Hung
    Su, Cheng-Jie
    APPLIED ENERGY, 2017, 188 : 497 - 507
  • [29] A thermal-aware power management Soft-IP for platform-based SoC designs
    Chan, CH
    Chang, YC
    Ho, HC
    Chiueh, H
    2004 INTERNATIONAL SYMPOSIUM ON SYSTEM-ON-CHIP, PROCEEDINGS, 2004, : 181 - 184
  • [30] A novel intelligent verification platform based on a structured analysis model
    XIE Zheng
    WANG XinAn
    LIAN ZhiBin
    LUO YongGui
    HU ZiYi
    ScienceChina(InformationSciences), 2013, 56 (06) : 167 - 180