In this paper we present an efficient data fetch circuitry to retrieve several operands from a n-way parallel memory system in a single machine cycle. The proposed address generation unit operates with an improved version of the low-order parallel memory access approach. Our design supports data structures of arbitrary lengths and different odd strides. The experimental results show that our address generation unit is capable of generating eight 32 -aEuro parts per thousand bit addresses every 6 ns for different strides when implemented on a VIRTEX-II PRO xc2vp30-7ff1696 FPGA device using only trivial hardware resources.
机构:
Hewlett Packard Labs, Bristol BS34 8QZ, Avon, England
Res Org Informat & Syst, Natl Inst Informat, Chiyoda Ku, Tokyo 1018430, JapanHewlett Packard Labs, Bristol BS34 8QZ, Avon, England
Munro, W. J.
论文数: 引用数:
h-index:
机构:
Van Meter, R.
Louis, Sebastien G. R.
论文数: 0引用数: 0
h-index: 0
机构:
Res Org Informat & Syst, Natl Inst Informat, Chiyoda Ku, Tokyo 1018430, Japan
Grad Univ Adv Studies, Dept Informat, Sch Multidisciplinary Sci, Chiyoda Ku, Tokyo 1018430, JapanHewlett Packard Labs, Bristol BS34 8QZ, Avon, England
Louis, Sebastien G. R.
Nemoto, Kae
论文数: 0引用数: 0
h-index: 0
机构:
Res Org Informat & Syst, Natl Inst Informat, Chiyoda Ku, Tokyo 1018430, JapanHewlett Packard Labs, Bristol BS34 8QZ, Avon, England