77 GHz phase-locked loop for automobile radar system in 90-nm CMOS technology

被引:3
|
作者
Lin, Yo-Sheng [1 ]
Lan, Kai-Siang [1 ]
Wang, Chien-Chin [1 ]
Lin, Hsin-Chen [1 ]
机构
[1] Natl Chi Nan Univ, Dept Elect Engn, Puli, Taiwan
关键词
CMOS; injection-locked frequency divider (ILFD); phase and frequency detector (PFD); phase-locked loop (PLL); voltage-controlled oscillator (VCO); FREQUENCY-DIVIDER; VCO;
D O I
10.1002/mop.31013
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The design and implementation of a 77 GHz phase-locked loop (PLL) for automobile radar system in 90 nm CMOS technology is demonstrated. To enhance the operation frequency range of the voltage-controlled oscillator in the PLL, reversely tunable LC source degeneration technique is adopted. To improve the frequency locking range of the divide-by-3 injection-locked frequency divider in the PLL, a parallel inductor is used to parallel resonate the parasitic capacitance of the cross-coupled transistors. In addition, a phase and frequency detector with enhanced D flip flops is used to effectively reduce the dead zone. The PLL consumes only 49.6 mW and exhibits an operation range of 2.4 GHz (76.8 approximate to 79.2 GHz) and reference sidebands of <-56 dBc. The chip area of the PLL is only 0.656 mm(2) excluding the test pads.
引用
收藏
页码:546 / 555
页数:10
相关论文
共 50 条
  • [31] A fully integrated 1.2-GHz CMOS phase-locked loop
    Zhao, K
    Man, JH
    Ye, Q
    Ye, TC
    2005 6TH INTERNATIONAL CONFERENCE ON ASIC PROCEEDINGS, BOOKS 1 AND 2, 2005, : 544 - 547
  • [32] A SYSTEM-ON-CHIP 1.5 GHz PHASE LOCKED LOOP REALIZED USING 40 nm CMOS TECHNOLOGY
    Wang, Weiyin
    Chen, Xiangjie
    Wong, Hei
    FACTA UNIVERSITATIS-SERIES ELECTRONICS AND ENERGETICS, 2018, 31 (01) : 101 - 113
  • [33] A 40-GHz quadrature LC VCO in 90-nm CMOS technology
    Usama, Muhammad
    Kwasniewski, Tad A.
    2007 CANADIAN CONFERENCE ON ELECTRICAL AND COMPUTER ENGINEERING, VOLS 1-3, 2007, : 1661 - 1663
  • [34] A 131 GHz push-push VCO in 90-nm CMOS technology
    Huang, PC
    Liu, RC
    Chang, HY
    Lin, CS
    Lei, MF
    Wang, H
    Su, CY
    Chang, CL
    2005 IEEE RADIO FREQUENCY INTEGRATED CIRCUITS (RFIC) SYMPOSIUM, DIGEST OF PAPERS, 2005, : 613 - 616
  • [35] A 15-20GHz Delay-Locked Loop in 90nm CMOS Technology
    Chang, Jung-Yu
    Chuang, Chi-Nan
    Liu, Shen-Iuan
    2008 IEEE ASIAN SOLID-STATE CIRCUITS CONFERENCE, 2008, : 213 - 216
  • [36] A 77-GHz FMCW Radar using a Digital Phase-Locked Synthesizer
    Wagner, Christoph
    Feger, Reinhard
    Haderer, Andreas
    Fischer, Alexander
    Stelzer, Andreas
    Jaeger, Herbert
    2008 IEEE MTT-S INTERNATIONAL MICROWAVE SYMPOSIUM DIGEST, VOLS 1-4, 2008, : 350 - +
  • [37] A 40-74 GHz amplitude/phase control MMIC using 90-nm CMOS technology
    Wu, Pei-Si
    Chang, Hong-Yeh
    Lei, Ming-Fong
    Huang, Bo-, Jr.
    Wang, Huei
    Yu, Cheng-Ming
    2007 EUROPEAN MICROWAVE INTEGRATED CIRCUITS CONFERENCE, VOLS 1 AND 2, 2007, : 197 - +
  • [38] Design of a Calibration Circuit for Adaptive Phase-Locked Loop in the 5GHz Range Using CMOS 180nm Technology
    MirAlvandi, Reza
    Ehsanian, Mahdi
    2023 5TH IRANIAN INTERNATIONAL CONFERENCE ON MICROELECTRONICS, IICM, 2023, : 56 - 61
  • [39] A Phase-Selecting Digital Phase-Locked Loop With Bandwidth Tracking in 65-nm CMOS Technology
    Hsieh, Ping-Hsuan
    Maxey, Jay
    Yang, Chih-Kong Ken
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2010, 45 (04) : 781 - 792
  • [40] A 57-GHz CMOS Reflection Amplifier in 90-nm CMOS
    Kuo, Chien-Nan
    Liu, Yun-Hao
    Gao, Ruo-Hsuan
    IEEE MICROWAVE AND WIRELESS COMPONENTS LETTERS, 2022, 32 (04) : 335 - 338