Power and Signal Integrity Challenges in 3D Systems

被引:0
|
作者
Corbalan, Miguel Miranda [1 ]
Keval, Anup [1 ]
Toms, Thomas [1 ]
Lisk, Durodami [1 ]
Radojcic, Riko [1 ]
Nowak, Matt [1 ]
机构
[1] Qualcomm Technol Inc, San Diego, CA USA
关键词
Power and Signal Integrity; Power Delivering Networks; Through Silicon Stack (TSS) and Through Silicon Interposer (TSI) design;
D O I
暂无
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
Power/signal delivering network for 2D systems comprising a package and an Integrated Circuit (IC) are design tasks that can be concurrently handled today. Design iterations can be locally carried out in each subsystem part without the need to modify the other one's decisions. This is unfortunately not the case in 2.5D/3D stacked systems. Finer system integration technology, either via Through Silicon Stack (TSS) and/or Through Silicon Interposer (TSI), involves tighter evaluation of the coupling effects in the system-wide PDN impedance and Signal Integrity (SI) characteristics. If these interactions are not properly accounted early in the design cycle, undesired design loop iterations, affecting design productivity is possible. Therefore, new tools and flows incorporating abstracted physical information of the PDN and signal interconnect stack architecture are needed for early design exploration. This paper elaborates on the problems, tool flows and methods necessary to address these challenges for 2.5D/3D stacked systems.
引用
收藏
页数:4
相关论文
共 50 条
  • [21] Optimizing Decoupling Capacitors in 3D Circuits for Power Grid Integrity
    Zhou, Pingqiang
    Sridharan, Karthikk
    Sapatnekar, Sachin S.
    IEEE DESIGN & TEST OF COMPUTERS, 2009, 26 (05): : 15 - 25
  • [22] Signal Integrity and Power Leakage Optimization for 3D X-Point Memory Operation using Reinforcement Learning
    Son, Kyungjune
    Kim, Keunwoo
    Park, Gapyeol
    Lho, Daehwan
    Park, Hyunwook
    Sim, Boogyo
    Shin, Taein
    Park, Joonsang
    Kim, Haeyeon
    Kim, Joungho
    Gong, Kyubong
    2022 IEEE 31ST CONFERENCE ON ELECTRICAL PERFORMANCE OF ELECTRONIC PACKAGING AND SYSTEMS (EPEPS 2022), 2022,
  • [23] Power and Data Integrity in Monolithic 3D Integrated SIMON Core
    Miketic, Ivan
    Salman, Emre
    2019 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2019,
  • [24] Enhancing System-Wide Power Integrity in 3D ICs with Power Gating
    Wang, Hailong
    Salman, Emre
    PROCEEDINGS OF THE SIXTEENTH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN (ISQED 2015), 2015, : 322 - 326
  • [25] Allocating Power Ground Vias in 3D ICs for Simultaneous Power and Thermal Integrity
    Yu, Hao
    Ho, Joanna
    He, Lei
    ACM TRANSACTIONS ON DESIGN AUTOMATION OF ELECTRONIC SYSTEMS, 2009, 14 (03)
  • [26] Frequency Domain Power and Thermal Integrity Analysis of 3D Power Delivery Networks
    Todri-Sanial, Aida
    2013 17TH IEEE WORKSHOP ON SIGNAL AND POWER INTEGRITY (SPI), 2013,
  • [27] A Generalized Modeling Method for Signal/Power Integrity Analysis of 3D Coupled Interconnects In Finite Cavity Based on 1D Technology
    Chang, Xin
    Tsang, Leung
    2013 IEEE 22ND CONFERENCE ON ELECTRICAL PERFORMANCE OF ELECTRONIC PACKAGING AND SYSTEMS (EPEPS), 2013, : 39 - 42
  • [28] Power and Signal Integrity Challenges in the Detachable Bidirectional Instrument Bus Design
    Ye, Lingyun
    Li, Caixia
    Sun, Xinglin
    Song, Kaichen
    2016 ASIA-PACIFIC INTERNATIONAL SYMPOSIUM ON ELECTROMAGNETIC COMPATIBILITY (APEMC), 2016, : 414 - 416
  • [29] A novel signal integrity methodology by 3D direct analysis for microwave testing probes
    Wu S.-M.
    Guan S.-W.
    Progress In Electromagnetics Research C, 2010, 15 : 187 - 199
  • [30] Signal Integrity in High Speed 3D IC Design- A Case Study
    Harb, Shadi M. S.
    Eisenstadt, William
    2021 IEEE NORDIC CIRCUITS AND SYSTEMS CONFERENCE (NORCAS), 2021,