Evaluation of Multiple-Valued Packet Multiplexing Scheme for Network-on-Chip Architecture

被引:0
|
作者
Munirul, Haque Mohammad [1 ]
Hasegawa, Tomoaki [1 ]
Kameyama, Michitaka [1 ]
机构
[1] Tohoku Univ, Grad Sch Informat Sci, Aoba Ku, Sendai, Miyagi 9808579, Japan
关键词
D O I
暂无
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
This paper presents an evaluation of multiple-valued packet multiplexing scheme for a Network-on-Chip (NoC) architecture. In the NoC architecture data is transferred from one Processing Element (PE) to another PE through the rowers in the form of a packet. A router, suitable for both the binary and the multiple-valued packets. is constructed using the Multiple Valued Source-Coupled Logic circuits. A packet is composed of flag, destination PE address and data fields. In the NoC architecture. packets are generated by microprogram control. In the proposed scheme. two binary packets are multiplexed if the destination PE addresses are the same. Based on address matching, packets are transferred from a source PE to a destination PE autonomously. As a result, the total number of packets can he reduced, The router is designed using 0.18 mu m CMOS design ride. HSPICE simulation results show that the delay of the router is significantly small for high speed packet transfer Reduction of microprogram control storage is remarkable in the proposed scheme, because the data transfer can be done autonomously. The advantage is evaluated by simple analysis. and comparison with a conventional pipelined bus architecture is done.
引用
收藏
页码:38 / 43
页数:6
相关论文
共 50 条
  • [1] Multiple-valued VLSI architecture for intra-chip packet data transfer
    Hasegawa, T
    Homma, Y
    Kameyama, M
    [J]. 35TH INTERNATIONAL SYMPOSIUM ON MULTIPLE-VALUED LOGIC, PROCEEDINGS, 2005, : 114 - 119
  • [2] Network-on-Chip Evaluation for a Novel Neural Architecture
    Kynigos, Markos
    Navaridas, Javier
    Plana, Luis A.
    Furber, Steve
    [J]. 2018 ACM INTERNATIONAL CONFERENCE ON COMPUTING FRONTIERS, 2018, : 216 - 219
  • [3] ChangeSUB: A power efficient multiple network-on-chip architecture
    Baharloo, Mohammad
    Aligholipour, Rashid
    Abdollahi, Meisam
    Khonsari, Ahmad
    [J]. COMPUTERS & ELECTRICAL ENGINEERING, 2020, 83 (83)
  • [4] Packet scheduling in proteo network-on-chip
    Tortos, DAS
    Nurmi, J
    [J]. Proceedings of the IASTED International Conference on Parallel and Distributed Computing and Networks, 2004, : 116 - 121
  • [5] Expansible Network-on-Chip Architecture
    Pedroso Pires, Ivan Luiz
    Zanata Alves, Marco Antonio
    Pessoa Albini, Luiz Carlos
    [J]. ADVANCES IN ELECTRICAL AND COMPUTER ENGINEERING, 2018, 18 (02) : 61 - 68
  • [6] The ReNoC Reconfigurable Network-on-Chip: Architecture, Configuration Algorithms, and Evaluation
    Stuart, Matthias Bo
    Stensgaard, Mikkel Bystrup
    Sparso, Jens
    [J]. ACM TRANSACTIONS ON EMBEDDED COMPUTING SYSTEMS, 2011, 10 (04)
  • [7] A generic network-on-chip architecture for reconfigurable systems:: Implementation and evaluation
    Vestias, Mario P.
    Neto, Horacio C.
    [J]. 2006 INTERNATIONAL CONFERENCE ON FIELD PROGRAMMABLE LOGIC AND APPLICATIONS, PROCEEDINGS, 2006, : 737 - 740
  • [8] Simulation and Performance Evaluation of a Network-on-Chip Architecture based on SystemC
    Thanh-Vu Le-Van
    Xuan-Tu Tran
    Dien-Tap Ngo
    [J]. 2012 INTERNATIONAL CONFERENCE ON ADVANCED TECHNOLOGIES FOR COMMUNICATIONS (ATC 2012), 2012, : 170 - 175
  • [9] Packet switching optical network-on-chip architectures
    Zhang, Lei
    Regentova, Emma E.
    Tan, Xianfang
    [J]. COMPUTERS & ELECTRICAL ENGINEERING, 2013, 39 (02) : 697 - 714
  • [10] FAIR RATE PACKET ARBITRATION IN NETWORK-ON-CHIP
    Guderian, Falko
    Fischer, Erik
    Winter, Markus
    Fettweis, Gerhard
    [J]. 2011 IEEE INTERNATIONAL SOC CONFERENCE (SOCC), 2011, : 278 - 283