Fully Integrated Doherty Power Amplifier Electromagnetically Optimized in CMOS 65nm with Constant PAE in Backoff

被引:0
|
作者
Carneiro, Marcos L. [1 ,3 ]
Deltimple, Nathalie [1 ]
Belot, Didier [2 ]
de Carvalho, Paulo H. P. [3 ]
Kerheve, Eric [1 ]
机构
[1] Univ Bordeaux, IMS Lab, IPB, CNRS,UMR5218, Bordeaux, France
[2] STMicroelect, Crolles, France
[3] Univ Brasilia, Dept Elect Engn, Brasilia, DF, Brazil
关键词
D O I
暂无
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
A fully integrated Doherty power amplifier at 2.535 GHz is presented in 65 nm CMOS technology with constant PAE over a 8.75dB backoff. Electromagnetic models of each layout path were included in the optimization to dimension circuit components regarding parasitics of an accurate model. The method increased the PAE level in 6% through a constant 8.75 dB backoff range and increased in 2 dB the output power. The amplifier has an output power of 24 dBm, the first PAE peak is 26% and the second one 27%. Both sub-amplifiers have a single-ended cascode topology and optimized input and output networks to reduce the number of inductances and to correctly balance active-loadpull effect. Comparisons were done between schematic, post-layout and electromagnetic simulation.
引用
收藏
页数:4
相关论文
共 50 条
  • [41] Characterization and modeling of asymmetric LDD MOSFET for 65nm CMOS RF power amplifier design
    Huang, Kai-Ye
    Wang, Po-Chih
    Hung, Meng-Chi
    Jean, Yuh-Sheng
    Yeh, Ta-Hsun
    Lin, Ying-Hsi
    2008 IEEE RADIO FREQUENCY INTEGRATED CIRCUITS SYMPOSIUM, VOLS 1 AND 2, 2008, : 235 - 238
  • [42] A 68-79 GHz 15.6dBm Power Amplifier in 65nm CMOS
    Lv, Wei
    Duan, Zongming
    Wu, Shiwei
    Wang, Yan
    2018 ASIA-PACIFIC MICROWAVE CONFERENCE PROCEEDINGS (APMC), 2018, : 1522 - 1524
  • [43] A 28GHz Power Amplifier with 23.5 dBm Psat in 65nm SOI CMOS
    Ni, Dongliang
    Li, Liangfeng
    Wu, Weijia
    Huang, Jiwei
    2021 THE 6TH INTERNATIONAL CONFERENCE ON INTEGRATED CIRCUITS AND MICROSYSTEMS (ICICM 2021), 2021, : 236 - 239
  • [44] Fully integrated distributed power amplifier in CMOS technology, optimized for UWB transmitters
    Grewing, C
    Winterberg, K
    van Waasen, S
    Friedrich, M
    Puma, GL
    Wiesbauer, A
    Sandner, C
    2004 IEEE RADIO FREQUENCY INTEGRATED CIRCUITS (RFIC) SYMPOSIUM, DIGEST OF PAPERS, 2004, : 87 - 90
  • [45] Linearization of a 65nm CMOS Power Amplifier with a Cartesian Feedback for W-CDMA Standard
    Delaunay, Nicolas
    Deltimple, Nathalie
    Belot, Didier
    Kerherve, Eric
    2009 JOINT IEEE NORTH-EAST WORKSHOP ON CIRCUITS AND SYSTEMS AND TAISA CONFERENCE, 2009, : 125 - +
  • [46] Power Management Unit for a Ground Referenced Audio Amplifier for Mobile Phones in 65nm CMOS
    Neri, Filippo
    Groeneweg, Willem
    Balucani, Marco
    MELECON 2010: THE 15TH IEEE MEDITERRANEAN ELECTROTECHNICAL CONFERENCE, 2010, : 1362 - 1367
  • [47] Loss-Compensated Cascaded Multistage Distributed Power Amplifier in 65nm CMOS Technology
    Tarar, Mohsin M.
    Qayyum, Saad
    Ali, A.
    Negra, Renato
    IEEE ACCESS, 2024, 12 : 98917 - 98927
  • [48] A 90nm CMOS Doherty Power Amplifier with integrated hybrid coupler and impedance transformer
    Elmala, Mostafa
    Bishop, Ralph
    2007 IEEE RADIO FREQUENCY INTEGRATED CIRCUITS (RFIC) SYMPOSIUM, DIGEST OF PAPERS, 2007, : 423 - +
  • [49] An 18-GHz, 10.9-dBm fully-integrated power amplifier with 23.5% PAE in 130-nm CMOS
    Cao, CH
    Xu, HF
    Su, Y
    Kenneth, KO
    ESSCIRC 2005: PROCEEDINGS OF THE 31ST EUROPEAN SOLID-STATE CIRCUITS CONFERENCE, 2005, : 137 - 140
  • [50] A 80∼101GHz Amplifier in 65nm CMOS process
    Su, Zemin
    Su, Guodong
    Liu, Xiandong
    Lei, Yuchao
    Qiu, Zeqi
    Su, Jiangtao
    Sun, Lingling
    2018 11TH UK-EUROPE-CHINA WORKSHOP ON MILLIMETER WAVES AND TERAHERTZ TECHNOLOGIES (UCMMT2018), VOL 1, 2018,