Fully Integrated Doherty Power Amplifier Electromagnetically Optimized in CMOS 65nm with Constant PAE in Backoff

被引:0
|
作者
Carneiro, Marcos L. [1 ,3 ]
Deltimple, Nathalie [1 ]
Belot, Didier [2 ]
de Carvalho, Paulo H. P. [3 ]
Kerheve, Eric [1 ]
机构
[1] Univ Bordeaux, IMS Lab, IPB, CNRS,UMR5218, Bordeaux, France
[2] STMicroelect, Crolles, France
[3] Univ Brasilia, Dept Elect Engn, Brasilia, DF, Brazil
关键词
D O I
暂无
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
A fully integrated Doherty power amplifier at 2.535 GHz is presented in 65 nm CMOS technology with constant PAE over a 8.75dB backoff. Electromagnetic models of each layout path were included in the optimization to dimension circuit components regarding parasitics of an accurate model. The method increased the PAE level in 6% through a constant 8.75 dB backoff range and increased in 2 dB the output power. The amplifier has an output power of 24 dBm, the first PAE peak is 26% and the second one 27%. Both sub-amplifiers have a single-ended cascode topology and optimized input and output networks to reduce the number of inductances and to correctly balance active-loadpull effect. Comparisons were done between schematic, post-layout and electromagnetic simulation.
引用
收藏
页数:4
相关论文
共 50 条
  • [1] A 2.535 GHz Fully Integrated Doherty Power Amplifier in CMOS 65nm with Constant PAE in Backoff
    Carneiro, Marcos L.
    Deltimple, Nathalie
    Belot, D.
    de Carvalho, Paulo H. P.
    Kerherve, Eric
    2013 IEEE 4TH LATIN AMERICAN SYMPOSIUM ON CIRCUITS AND SYSTEMS (LASCAS), 2013,
  • [2] Fully integrated Doherty power amplifier in CMOS 65 nm with constant PAE in Backoff
    Marcos L. Carneiro
    Eric Kerhervé
    Nathalie Deltimple
    Didier Belot
    Paulo Henrique Portela de Carvalho
    Analog Integrated Circuits and Signal Processing, 2015, 82 : 89 - 97
  • [3] Fully integrated Doherty power amplifier in CMOS 65 nm with constant PAE in Backoff
    Carneiro, Marcos L.
    Kerherve, Eric
    Deltimple, Nathalie
    Belot, Didier
    Portela de Carvalho, Paulo Henrique
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2015, 82 (01) : 89 - 97
  • [4] A 129.5-151.5GHz Fully Differential Power Amplifier in 65nm CMOS
    Su, Guodong
    Wan, Cao
    Chen, Dirong
    Gao, Xianghong
    Sun, Lingling
    2019 IEEE MTT-S INTERNATIONAL WIRELESS SYMPOSIUM (IWS 2019), 2019,
  • [5] A V-band Inverse Class F Power Amplifier with 16.3% PAE in 65nm CMOS
    Chen, Dong
    Zhao, Chenxi
    Man, Shum Kam
    Xue, Quan
    Kang, Kai
    9TH INTERNATIONAL CONFERENCE ON MICROWAVE AND MILLIMETER WAVE TECHNOLOGY PROCEEDINGS, VOL. 1, (ICMMT 2016), 2016, : 55 - 57
  • [6] A symmetrical fully-integrated CMOS doherty power amplifier
    Ebazadeh, Samira
    Meghdadi, Masoud
    Medi, Ali
    MICROELECTRONICS JOURNAL, 2024, 148
  • [7] A Quadrature Switched Capacitor Power Amplifier in 65nm CMOS
    Yuan, Wen
    Aparin, Vladimir
    Dunworth, Jeremy
    Seward, Lee
    Walling, Jeffrey S.
    PROCEEDINGS OF THE 2015 IEEE RADIO FREQUENCY INTEGRATED CIRCUITS SYMPOSIUM (RFIC 2015), 2015, : 135 - 138
  • [8] A Fully differential D-band CMOS Amplifier in 65nm bulk CMOS
    Jiang, Minyun
    Wen, Jincai
    Liu, Yuqing
    Wu, Wentao
    Yang, Dandan
    Sun, Lingling
    2018 11TH UK-EUROPE-CHINA WORKSHOP ON MILLIMETER WAVES AND TERAHERTZ TECHNOLOGIES (UCMMT2018), VOL 1, 2018,
  • [9] A Power-optimized Reconfigurable CT ΣΔ Modulator in 65nm CMOS
    Wang, Rui
    Wen, Xiaoke
    Azadet, Kamran
    Li, Changzhi
    Chen, Jinghong
    2012 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS 2012), 2012, : 305 - 308
  • [10] A 60GHz Power Amplifier with 14.5dBm saturation power and 25% peak PAE in CMOS 65nm SOI
    Siligaris, Alexandre
    Hamada, Yasuhiro
    Mounet, Christopher
    Raynaud, Christine
    Martineau, Baudouin
    Deparis, Nicolas
    Rolland, Nathalie
    Fukaishi, Muneo
    Vincent, Pierre
    2009 PROCEEDINGS OF ESSCIRC, 2009, : 169 - +