An Efficient Approach for Soft Error Rate Estimation of Combinational Circuits

被引:2
|
作者
Raji, Mohsen [1 ]
Saeedi, Fereshte [1 ]
Ghavami, Behnam [2 ]
Pedram, Hossein [1 ]
机构
[1] Amirkabir Univ Technol, Tehran, Iran
[2] Shahid Bahonar Univ Kerman, Kerman, Iran
关键词
Soft error; Soft error rate; transient fault; combinational logic; probabilistic vulnerability window; PROPAGATION;
D O I
10.1109/DSD.2014.67
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
Soft error rate (SER) estimation is becoming more and more important since nanometer digital integrated circuits are getting increasingly vulnerable to soft errors. In this paper, a novel approach is proposed for soft error rate analysis of digital combinational circuit considering all masking factors. We introduce a concept called Probabilistic Vulnerability Window (PVW) which is an inference of the necessary conditions for a Single Event Transient (SET) to cause observable errors in the circuit. A computation model is proposed to calculate PVW's for all circuit gate outputs. Using the computation model, the proposed method estimates the soft error rate of the circuit by computing the probabilistic vulnerability windows in a backward approach. Experimental results show that the proposed method increases the SER computation speed by 1000X, with less than 10% accuracy loss when compared to the Monte-Carlo based fault injection methods. The results also show than the proposed approach keeps its efficiency when it is applied for estimating the soft error rate considering various SET's with different initial widths while the runtime of traditional SER estimation methods increases rapidly in such cases.
引用
收藏
页码:567 / 574
页数:8
相关论文
共 50 条
  • [21] A practical metric for soft error vulnerability analysis of combinational circuits
    Raji, Mohsen
    Pedram, Hossein
    Ghavami, Behnam
    [J]. MICROELECTRONICS RELIABILITY, 2015, 55 (02) : 448 - 460
  • [22] A Layout-Based Soft Error Vulnerability Estimation Approach for Combinational Circuits Considering Single Event Multiple Transients (SEMTs)
    Cao, Xuebing
    Xiao, Liyi
    Li, Jie
    Zhang, Rongsheng
    Liu, Shanshan
    Wang, Jinxiang
    [J]. IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2019, 38 (06) : 1109 - 1122
  • [23] SOFT ERROR RATE ESTIMATION FOR COMBINATIONAL LOGIC IN PRESENCE OF SINGLE EVENT MULTIPLE TRANSIENTS
    Rajaei, Ramin
    Tabandeh, Mahmoud
    Fazeli, Mahdi
    [J]. JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2014, 23 (06)
  • [24] Joint Soft-Error-Rate (SER) Estimation for Combinational Logic and Sequential Elements
    Li, Ji
    Draper, Jeffrey
    [J]. 2016 IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI (ISVLSI), 2016, : 737 - 742
  • [25] TASSER: A Temperature-Aware Statistical Soft-Error-Rate Analysis Framework for Combinational Circuits
    Hsueh, Sung S. -Y.
    Huang, Ryan H. -M.
    Wen, Charles H. -P.
    [J]. PROCEEDINGS OF THE FIFTEENTH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN (ISQED 2014), 2015, : 529 - 534
  • [26] Enhanced architectures for soft error detection and correction in combinational and sequential circuits
    Krstic, Milos
    Weidling, Stefan
    Petrovic, Vladimir
    Sogomonyan, Egor S.
    [J]. MICROELECTRONICS RELIABILITY, 2016, 56 : 212 - 220
  • [27] A Soft-Error Mitigation Approach Using Pulse Quenching Enhancement at Detailed Placement for Combinational Circuits
    He, Xu
    Wang, Yao
    Liu, Chang
    Wu, Qiang
    Luo, Juan
    Guo, Yang
    [J]. ACM TRANSACTIONS ON DESIGN AUTOMATION OF ELECTRONIC SYSTEMS, 2023, 28 (04)
  • [28] A new statistical approach for glitch estimation in combinational circuits
    Sayed, Ahmed
    Al-Asaad, Hussain
    [J]. 2007 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, 2007, : 1641 - 1644
  • [29] Impact of Technology Scaling on the Combinational Logic Soft Error Rate
    Mahatme, N. N.
    Gaspard, N. J.
    Assis, T.
    Jagannathan, S.
    Chatterjee, I.
    Loveless, T. D.
    Bhuva, B. L.
    Massengill, L. W.
    Wen, S. J.
    Wong, R.
    [J]. 2014 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM, 2014,
  • [30] Soft error rate analysis for sequential circuits
    Miskov-Zivanov, Natasa
    Marculescu, Diana
    [J]. 2007 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION, VOLS 1-3, 2007, : 1436 - 1441