Design of a current steering CMOS D/A converter with an adaptive control switch and a novel layout technique

被引:0
|
作者
Moon, Junho [1 ]
Hwang, Sanghoon [1 ]
Kim, Daeyoon [1 ]
Kang, Heewon [1 ]
Yeo, Seungjin [1 ]
Lee, Doobock [1 ]
Song, Minkyu [1 ]
机构
[1] Dongguk Univ, Semicond Sci Dept, Seoul, South Korea
关键词
DAC; current steering; Alpha-Power Law; small area;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
While the CMOS analog circuits can be designed with the minimum-gate-length of the fabrication process in the Alpha-Power Law MOSFET model, the length of a MOSFET gate has been chosen to be a larger scale than the minimum-gate-length in the conventional Shockley's square model. In this paper, we describe a 6-b 100MSPS CMOS current steering Digital-to-Analog Converter (DAC) with the Alpha-Power Law model. In order to improve the matching characteristics of the DAC current cell, moreover, we introduce a new and unique adaptive-control-switch (ACS) and a common current cell layout technique using a tournament algorithm. The prototype circuit has been fabricated with a Samsung 1.8V, 0.18 mu m, 1-poly, 5-metal CMOS technology. It occupies 0.52mm(2) of silicon area with 15.8mW power consumption. The fabricated chip area and the measured power dissipation are reduced by 30% and 25% over conventional ones, respectively.
引用
收藏
页码:29 / 32
页数:4
相关论文
共 50 条
  • [21] A CMOS Current-Steering D/A Converter With Full-Swing Output Voltage and a Quaternary Driver
    Park, Geunyeong
    Song, Minkyu
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2015, 62 (05) : 441 - 445
  • [22] Very high-speed and high-accuracy current-steering CMOS D/A converter using a novel 3-D decoder
    Peiman Aliparast
    Nasser Nasirzadeh
    Analog Integrated Circuits and Signal Processing, 2009, 60 : 195 - 204
  • [23] Low power 8-b CMOS current steering folding-interpolating A/D converter
    Cuong, Do Danh
    Cui, Zhi-Yuan
    Kim, Nam-Soo
    Lee, Kie-Yong
    Choi, Ho-Yong
    IEICE TRANSACTIONS ON ELECTRONICS, 2008, E91C (01): : 81 - 86
  • [24] Very high-speed and high-accuracy current-steering CMOS D/A converter using a novel 3-D decoder
    Aliparast, Peiman
    Nasirzadeh, Nasser
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2009, 60 (03) : 195 - 204
  • [25] Novel DEM Technique for Current-Steering DAC in 65-nm CMOS Technology
    Wang, Yuan
    Su, Wei
    Guo, Guangliang
    Zhang, Xing
    IEICE TRANSACTIONS ON ELECTRONICS, 2015, E98C (12): : 1193 - 1195
  • [26] Design of 16-bit 400MSPS Current Steering D/A Converter
    Fu Dongbing
    Zhu Dongmei
    Zhou Shutao
    Li Kaicheng
    2009 IEEE 8TH INTERNATIONAL CONFERENCE ON ASIC, VOLS 1 AND 2, PROCEEDINGS, 2009, : 1189 - +
  • [27] Kink-free analog circuit design with floating-body NFD/SOI CMOS: A current-steering D-A converter
    Chang, D
    Fossum, JG
    Reynolds, SK
    Pelella, MM
    1997 IEEE INTERNATIONAL SOI CONFERENCE PROCEEDINGS, 1996, : 158 - 159
  • [28] EMI Insensitive Reference Current Generation and Distribution in an 8 Bit Current Steering D/A Converter in UMC 0.18 μm CMOS
    Redoute, Jean-Michel
    ASIA-PACIFIC MICROWAVE CONFERENCE 2011, 2011, : 287 - 290
  • [29] Frequency characteristic analysis and design of high speed current-steering CMOS digital-to-analog converter
    Zhu, ZM
    Yang, YT
    2004: 7TH INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUITS TECHNOLOGY, VOLS 1- 3, PROCEEDINGS, 2004, : 1519 - 1522
  • [30] A novel loss compensation technique analysis and design for 60 GHz CMOS SPDT switch
    郑宗华
    孙玲玲
    刘军
    张胜洲
    Journal of Semiconductors, 2016, (01) : 92 - 95