Throughput/Resource-Efficient Reconfigurable Processor for Multimedia Applications

被引:1
|
作者
Purohit, Sohan [1 ]
Chalamalasetti, Sai Rahul [1 ]
Margala, Martin [1 ]
Vanderbauwhede, Wim [2 ]
机构
[1] Univ Massachusetts, Dept Elect & Comp Engn, Lowell, MA 01854 USA
[2] Univ Glasgow, Dept Comp Sci, Glasgow G12 8QQ, Lanark, Scotland
关键词
Arithmetic units; media processing; reconfigurable architectures;
D O I
10.1109/TVLSI.2012.2206063
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This brief presents the implementation and evaluation of an 8-bit adaptable processor core to be part of the power-throughput-area efficient multimedia oriented reconfigurable architecture reconfigurable array. The design of the processor core was custom implemented in IBM's 90 nm CMOS technology and occupies 0.115 mm(2) silicon area with approximately 70% area utilized by core circuits. The processor shows a peak throughput performance of 75 MOPS/mW. Benchmarking results show estimated throughputs of 9.5, 21.36, 39.78, 170.88, and 4.54 MSamples/s for variants of 2-D discrete cosine transform (DCT), 4 x 4 H. 264 integer transform, and 2-D discrete wavelet transform, respectively. Our analysis shows that the proposed design provides approximately 4-8 times higher throughput for 2-D DCT when compared against popular architectures.
引用
收藏
页码:1346 / 1350
页数:5
相关论文
共 50 条
  • [41] High throughput resource efficient reconfigurable interleaver for MIMO WLAN application
    Upadhyaya, Bijoy Kumar
    Pramanik, Pijush Kanti Dutta
    Sanyal, Salil Kumar
    PEERJ COMPUTER SCIENCE, 2021, PeerJ Inc. (07) : 1 - 22
  • [42] An efficient resource allocation scheme for multimedia applications in MANET
    Varaprasad, G.
    Wahidabanu, R. S. D.
    Venkataram, P.
    JOURNAL OF NETWORK AND COMPUTER APPLICATIONS, 2008, 31 (04) : 577 - 584
  • [43] MORA - An Architecture and Programming Model for a Resource Efficient Coarse Grained Reconfigurable Processor
    Chalamalasetti, Sai Rahul
    Purohit, Sohan
    Dept, Martin Margala
    Vanderbauwhede, Wim
    PROCEEDINGS OF THE 2009 NASA/ESA CONFERENCE ON ADAPTIVE HARDWARE AND SYSTEMS, 2009, : 389 - +
  • [44] Resource-Efficient Use of Modern Processor Architectures For Numerically Solving Cardiac Ionic Cell Models
    Hustad, Kristian Gregorius
    Cai, Xing
    FRONTIERS IN PHYSIOLOGY, 2022, 13
  • [45] Reconfigurable discrete wavelet transform processor for heterogeneous reconfigurable multimedia systems
    Tseng, PC
    Huang, CT
    Chen, LG
    JOURNAL OF VLSI SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 2005, 41 (01): : 35 - 47
  • [46] Cryptoraptor: High Throughput Reconfigurable Cryptographic Processor
    Sayilar, Gokhan
    Chiou, Derek
    2014 IEEE/ACM INTERNATIONAL CONFERENCE ON COMPUTER-AIDED DESIGN (ICCAD), 2014, : 154 - 161
  • [47] Reconfigurable Discrete Wavelet Transform Processor for Heterogeneous Reconfigurable Multimedia Systems
    Po-Chih Tseng
    Chao-Tsung Huang
    Liang-Gee Chen
    Journal of VLSI signal processing systems for signal, image and video technology, 2005, 41 : 35 - 47
  • [48] Processor Architectures for multimedia applications
    Pirsch, P
    Freimann, A
    Klar, C
    Wittenburg, JP
    EMBEDDED PROCESSOR DESIGN CHALLENGES: SYSTEMS, ARCHITECTURES, MODELLING, AND SIMULATION - SAMOS, 2002, 2268 : 188 - 206
  • [49] A resource-efficient multimedia encryption scheme for embedded video sensing system based on unmanned aircraft
    Xiao, Chen
    Wang, Lifeng
    Zhu, Mengjiao
    Wang, Wendong
    JOURNAL OF NETWORK AND COMPUTER APPLICATIONS, 2016, 59 : 117 - 125
  • [50] Reconfigurable Rounding Based Approximate Multiplier for Energy Efficient Multimedia Applications
    Garg, Bharat
    Patel, Sujit
    WIRELESS PERSONAL COMMUNICATIONS, 2021, 118 (02) : 919 - 931