Throughput/Resource-Efficient Reconfigurable Processor for Multimedia Applications

被引:1
|
作者
Purohit, Sohan [1 ]
Chalamalasetti, Sai Rahul [1 ]
Margala, Martin [1 ]
Vanderbauwhede, Wim [2 ]
机构
[1] Univ Massachusetts, Dept Elect & Comp Engn, Lowell, MA 01854 USA
[2] Univ Glasgow, Dept Comp Sci, Glasgow G12 8QQ, Lanark, Scotland
关键词
Arithmetic units; media processing; reconfigurable architectures;
D O I
10.1109/TVLSI.2012.2206063
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This brief presents the implementation and evaluation of an 8-bit adaptable processor core to be part of the power-throughput-area efficient multimedia oriented reconfigurable architecture reconfigurable array. The design of the processor core was custom implemented in IBM's 90 nm CMOS technology and occupies 0.115 mm(2) silicon area with approximately 70% area utilized by core circuits. The processor shows a peak throughput performance of 75 MOPS/mW. Benchmarking results show estimated throughputs of 9.5, 21.36, 39.78, 170.88, and 4.54 MSamples/s for variants of 2-D discrete cosine transform (DCT), 4 x 4 H. 264 integer transform, and 2-D discrete wavelet transform, respectively. Our analysis shows that the proposed design provides approximately 4-8 times higher throughput for 2-D DCT when compared against popular architectures.
引用
收藏
页码:1346 / 1350
页数:5
相关论文
共 50 条
  • [1] Resource-efficient Reconfigurable Computer-on-Module for Embedded Vision Applications
    Klimeck, Daniel
    Meyer, Hanno Gerd
    Hagemeyer, Jens
    Porrmann, Mario
    Rueckert, Ulrich
    2018 IEEE 29TH INTERNATIONAL CONFERENCE ON APPLICATION-SPECIFIC SYSTEMS, ARCHITECTURES AND PROCESSORS (ASAP), 2018, : 89 - 92
  • [2] The Acceleration of Various Multimedia Applications on Reconfigurable Processor
    Ahn, Minwook
    Yoo, Donghoon
    Ryu, Soojung
    Kim, Jeongwook
    2013 IEEE INTERNATIONAL CONFERENCE ON CONSUMER ELECTRONICS (ICCE), 2013, : 238 - 239
  • [3] A high-performance, resource-efficient, reconfigurable parallel-pipelined FFT processor for FPGA platforms
    Ngoc Hung Nguyen
    Khan, Sheraz Ali
    Kim, Cheol-Hong
    Kim, Jong-Myon
    MICROPROCESSORS AND MICROSYSTEMS, 2018, 60 : 96 - 106
  • [4] CoreVA: A Configurable Resource-efficient VLIW Processor Architecture
    Huebener, Boris
    Sievers, Gregor
    Jungeblut, Thorsten
    Porrmann, Mario
    Rueckert, Ulrich
    2014 12TH IEEE INTERNATIONAL CONFERENCE ON EMBEDDED AND UBIQUITOUS COMPUTING (EUC 2014), 2014, : 9 - 16
  • [5] ReDroSe - Reconfigurable Drone Setup for Resource-Efficient SLAM
    Rahn, Sebastian
    Gehricke, Philipp
    Petermoeller, Can-Leon
    Neumann, Eric
    Schlinge, Philipp
    Rabius, Leon
    Termuehlen, Henning
    Sieh, Christopher
    Tassemeier, Marco
    Wiemann, Thomas
    Porrmann, Mario
    PROCEEDINGS OF SYSTEM ENGINEERING FOR CONSTRAINED EMBEDDED SYSTEMS, DRONESE AND RAPIDO 2023, 2023, : 20 - 30
  • [6] TOWARDS RESOURCE-EFFICIENT AND SECURE FEDERATED MULTIMEDIA RECOMMENDATION
    Li, Guohui
    Ding, Xuanang
    Yuan, Ling
    Zhang, Lu
    Rong, Qian
    2024 IEEE INTERNATIONAL CONFERENCE ON ACOUSTICS, SPEECH AND SIGNAL PROCESSING, ICASSP 2024, 2024, : 5515 - 5519
  • [7] A resource-efficient encryption algorithm for multimedia big data
    Aljawarneh, Shadi
    Yassein, Muneer Bani
    Talafha, We'am Adel
    MULTIMEDIA TOOLS AND APPLICATIONS, 2017, 76 (21) : 22703 - 22724
  • [8] Effective and Resource-Efficient Multimedia Communication Using the NIProxy
    Wijnants, Maarten
    Lamotte, Wim
    2009 EIGHTH INTERNATIONAL CONFERENCE ON NETWORKS, 2009, : 266 - 274
  • [9] A resource-efficient encryption algorithm for multimedia big data
    Shadi Aljawarneh
    Muneer Bani Yassein
    We’am Adel Talafha
    Multimedia Tools and Applications, 2017, 76 : 22703 - 22724
  • [10] Design and Implementation of Reconfigurable Stream Processor in Multimedia Applications
    Xiao, Yu
    Liu, Leibo
    Wei, ShaoJun
    2008 INTERNATIONAL CONFERENCE ON COMMUNICATIONS, CIRCUITS AND SYSTEMS PROCEEDINGS, VOLS 1 AND 2: VOL 1: COMMUNICATION THEORY AND SYSTEM, 2008, : 1510 - 1514