Performance Comparison Review of 32-Bit Multiplier Designs

被引:0
|
作者
Swee, Kelly Liew Suet [1 ]
Hiung, Lo Hai [1 ]
机构
[1] Univ Teknol PETRONAS, Dept Elect & Elect Engn, Tronoh 31750, Perak Darul Rid, Malaysia
关键词
Digital arithmetics; Array multiplier; Wallace multiplier; Dadda multiplier; Reduced-area multiplier; Radix-4 Booth Encoding multiplier; logic synthesis;
D O I
暂无
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
This is a study of a relative performance comparison of various 32-bits multiplier designs of Array, Wallace, Dadda, Reduced Area and Radix-4 Booth Encoding multipliers in the Area-Optimized, Speed-Optimized and Auto-Optimized synthesis modes in Leonardo Spectrum. These multiplier designs were modeled in Verilog HDL, simulated in Modelsim and synthesized based on TSMC 0.35-micron ASIC Design Kit standard cell library. We were able to conclude that Radix-4 Booth Encoding multiplier has the best findings in the area performance in all three of the Area-Optimized, Speed-Optimized and Auto-Optimized mode. In the Speed-Optimized mode, we found out that the findings were different from the results obtained when synthesized in the Area-Optimized and Auto-Optimization mode where Wallace multiplier exhibited the largest area performance instead of Dadda multiplier in the Speed-Optimized mode. The result showed the same findings for the delay performance when the designs were synthesized in the Area-Optimized and Auto-Optimized mode where it is known that Array multiplier experienced the longest time delay performance while Dadda multiplier exhibits the shortest time delay in terms of speed. However, when the Speed-Optimized mode is used, it showed that the Array multiplier has the longest delay while the fastest in terms of speed performance is produced by Wallace multiplier.
引用
收藏
页码:836 / 841
页数:6
相关论文
共 50 条
  • [21] 32-bit high performance embedded microprocessor
    Qu Wenxin
    Fan Xiaoya
    Ying, Hu
    [J]. ICEMI 2007: PROCEEDINGS OF 2007 8TH INTERNATIONAL CONFERENCE ON ELECTRONIC MEASUREMENT & INSTRUMENTS, VOL III, 2007, : 196 - +
  • [22] HIGHER PERFORMANCE USING 32-BIT MICROPROCESSORS
    WRAY, G
    KRAUSE, U
    [J]. ELECTRONIC ENGINEERING, 1984, 56 (688): : 39 - &
  • [23] 32-BIT DECISIONS
    ABATEMARCO, F
    [J]. PERSONAL COMPUTING, 1989, 13 (08): : 5 - 5
  • [24] Design and FPGA Implementation of Optimized 32-Bit Vedic Multiplier and Square Architectures
    Sharma, Richa
    Kaur, Manjit
    Singh, Gurmohan
    [J]. 2015 INTERNATIONAL CONFERENCE ON INDUSTRIAL INSTRUMENTATION AND CONTROL (ICIC), 2015, : 960 - 964
  • [25] Self-checking and self-diagnosing 32-bit microprocessor multiplier
    Yilmaz, Mahmut
    Hower, Derek R.
    Ozev, Sule
    Sorin, Daniel J.
    [J]. 2006 IEEE INTERNATIONAL TEST CONFERENCE, VOLS 1 AND 2, 2006, : 436 - +
  • [26] Energy-Delay Tradeoffs in 32-bit Static Shifter Designs
    Huntzicker, Steven
    Dayringer, Michael
    Soprano, Justin
    Weerasinghe, Anthony
    Harris, David Money
    Patil, Dinesh
    [J]. 2008 IEEE INTERNATIONAL CONFERENCE ON COMPUTER DESIGN, 2008, : 626 - 632
  • [27] DC-accurate, 32-bit DAC achieves 32-bit resolution
    Rowe, Martin
    Granville, Fran
    [J]. EDN, 2008, 53 (22) : 61 - 62
  • [28] MICROSTANDARDS SPECIAL FEATURE - A COMPARISON OF 32-BIT BUSES
    BORRILL, PL
    [J]. IEEE MICRO, 1985, 5 (06) : 71 - 79
  • [29] COMPARISON AND STATUS OF 32-BIT BACKPLANE BUS ARCHITECTURES
    MULLER, KD
    [J]. IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 1985, 32 (01) : 262 - 268
  • [30] 3 32-BIT CHIPS BOOST MULTIUSER PERFORMANCE
    MARTIN, AG
    MILLER, NR
    [J]. ELECTRONIC DESIGN, 1986, 34 (28) : 89 - 95