An Analytical Placer for VLSI Standard Cell Placement

被引:18
|
作者
Chen, Jianli [1 ]
Zhu, Wenxing [1 ]
机构
[1] Fuzhou Univ, Ctr Discrete Math & Theoret Comp Sci, Fuzhou 350108, Peoples R China
基金
美国国家科学基金会;
关键词
Analytical approach; detailed placement; global placement; standard cell placement; very large scale integration (VLSI) physical design;
D O I
10.1109/TCAD.2012.2190289
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Placement is the process of determining the exact locations of circuit elements within a chip. It is a crucial step in very large scale integration (VLSI) physical design, because it affects routability, performance, and power consumption of a design. In this paper, we develop a new analytical placer to solve the VLSI standard cell placement problem. The placer consists of two phases, multilevel global placement (GP) and detailed cell placement (DP). In the stage of GP, during the clustering stage, we use a nonlinear programming technique and a best-choice clustering algorithm to take a global view of the whole netlist and placement information, and then use an iterative local refinement technique during the declustering stage to further distribute the cells and reduce the wirelength. In the stage of DP, we develop a fast legalization algorithm to make the solution by global placement legal and use a cell order polishing to improve the legal solution. The proposed algorithm is tested on the IBM standard cell benchmark circuits and Peko suites. Experimental results show that our placer obtains high-quality results in a reasonable running time.
引用
下载
收藏
页码:1208 / 1221
页数:14
相关论文
共 50 条