Low-Power High-Linearity Area-Efficient Multi-Mode GNSS RF Receiver in 40nm CMOS

被引:0
|
作者
Li, Jinbo [1 ]
Chen, Dongpo [1 ]
Guan, Rui [1 ]
Qin, Peng [1 ]
Lu, Zhijian [1 ]
Zhou, Jianjun [1 ]
机构
[1] Shanghai Jiao Tong Univ, Sch Microelect, Ctr Analog RF IC CARFIC, Shanghai 200240, Peoples R China
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
the integration of Global Navigation Satellite Systems (GNSS) receiver with other wireless functionalities, e. g., GSM, WCDMA, LTE, Bluetooth, and WiFi, brings up new design challenges due to constrained silicon area and power consumption, and especially the interferences from other wireless functionalities. A dual-channel multi-mode GNSS RF receiver, for reception of GPS-L1, GLONASS-B1, Compass-B1, and Galileo-E1, is proposed to address these challenges. A novel frequency plan and a reconfigurable complex band-pass filter enable the two multi-mode reception channels to share most circuit blocks and thus reduce the power consumption and silicon area. An N-path filter and adaptive gain control is implemented in the RF front-end to reject the out-of-band interferences for high linearity. Designed in a 40nm CMOS, the proposed multi-mode GNSS RF receiver, including the RF front-end, baseband filter and ADC, PLL, and VCO, achieves a total noise figure of 1.7dB, out-of-band (1710MHz) input 1dB compression point of -16.5dBm, while consuming a total power of 13.2mW.
引用
收藏
页码:1291 / 1294
页数:4
相关论文
共 50 条
  • [21] High linearity, low power RF mixer design in 65 nm CMOS technology
    Mahmou, Raja
    Faitah, Khalid
    AEU-INTERNATIONAL JOURNAL OF ELECTRONICS AND COMMUNICATIONS, 2014, 68 (09) : 883 - 888
  • [22] Low-power area-efficient wide-range robust CMOS temperature sensors
    Jawed, Syed Arsalan
    Qureshi, Waqar Ahmed
    Shafique, Atia
    Qureshi, Junaid Ali
    Hameed, Abdul
    Ahmed, Moaaz
    MICROELECTRONICS JOURNAL, 2013, 44 (02) : 119 - 127
  • [23] A Low-Power, Regulated Cascode, Low Noise Amplifier in 40nm CMOS for Millimeter-Wave Applications
    Lian, Xia-Meng
    Hong, Peng-Li
    Mo, Ting-Ting
    2018 14TH IEEE INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUIT TECHNOLOGY (ICSICT), 2018, : 909 - 911
  • [24] A new low-power and high-linearity CMOS bulk-injection mixer in 0.13 μm technology
    Ebrahimi, Abolfazl
    Hemmati, Mohamad Jafar
    Hakimi, Ahmad
    Afrooz, Kambiz
    26TH IRANIAN CONFERENCE ON ELECTRICAL ENGINEERING (ICEE 2018), 2018, : 108 - 113
  • [25] 8-bit Low-Power, Low-Area SAR ADC for Biomedical Multichannel Integrated Recording System in CMOS 40nm
    Rosol, Magdalena
    Kmon, Piotr
    2022 29TH INTERNATIONAL CONFERENCE ON MIXED DESIGN OF INTEGRATED CIRCUITS AND SYSTEM (MIXDES 2022), 2022, : 63 - 67
  • [26] LAHAF: Low-power, area-efficient, and high-performance approximate full adder based on static CMOS
    Fatemieh, Seyed Erfan
    Farahani, Samira Shirinabadi
    Reshadinezhad, Mohammad Reza
    SUSTAINABLE COMPUTING-INFORMATICS & SYSTEMS, 2021, 30
  • [27] Area-Efficient Low-Power Bandpass Gm-C Filter for Epileptic Seizure Detection in 130nm CMOS
    Della Sala, Riccardo
    Monsurro, Pietro
    Scotti, Giuseppe
    Trifiletti, Alessandro
    2019 26TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS (ICECS), 2019, : 298 - 301
  • [28] A 5 GHZ low-power, high-linearity low-noise amplifier in a digital 0.35 μm CMOS process
    Fairbanks, JS
    Larson, LE
    BOSTON 2003 RADIO & WIRELESS RAWCON CONFERENCE, PROCEEDINGS, 2003, : 365 - 368
  • [29] A Low-Power Area-Efficient SRAM with Enhanced Read Stability in 0.18-μm CMOS
    Gong, Cihun-Siyong Alex
    Hong, Ci-Tong
    Yao, Kai-Wen
    Shiue, Muh-Tian
    2008 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS (APCCAS 2008), VOLS 1-4, 2008, : 729 - 732
  • [30] Design of high-speed, low-power, and area-efficient FIR filters
    Liacha, Ahmed
    Oudjida, Abdelkrim K.
    Ferguene, Farid
    Bakiri, Mohammed
    Berrandjia, Mohamed L.
    IET CIRCUITS DEVICES & SYSTEMS, 2018, 12 (01) : 1 - 11