A problem reduction approach for scheduling semiconductor wafer fabrication facilities

被引:28
|
作者
Upasani, Abhijit A. [1 ]
Uzsoy, Reha [1 ]
Sourirajan, Karthik [1 ]
机构
[1] Purdue Univ, Sch Ind Engn, Lab Extended Enterprises, W Lafayette, IN 47907 USA
基金
美国国家科学基金会;
关键词
empirical testing; heuristic decomposition; scheduling;
D O I
10.1109/TSM.2006.873510
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
Most scheduling procedures used in industry are based on the dispatching paradigm, where decisions are made based on the jobs available at the time the machine becomes free. While optimization-based scheduling procedures have repeatedly been shown to yield significantly better schedules under ideal circumstances, their practical implementation is hampered by high computational requirements. We present a problem reduction procedure that allows a workcenter-based global scheduling heuristic to be implemented in very low CPU times. The procedure partitions the workcenters in a fab into heavily loaded and lightly loaded classes and solves the global scheduling problem only for the heavily loaded workcenters. The proposed technique is tested on instances drawn from an International SEMATECH wafer fab model. The proposed problem reduction approach yields superior results with modest computational effort, enabling the practical use of the decomposition heuristic.
引用
收藏
页码:216 / 225
页数:10
相关论文
共 50 条
  • [1] An Optimization Approach for Semiconductor Wafer Fabrication Scheduling Problem
    Cao Zheng-cai
    Qia Fei
    Wu Qi-di
    [J]. MANUFACTURING SCIENCE AND ENGINEERING, PTS 1-5, 2010, 97-101 : 2465 - +
  • [2] A multi-criteria approach for scheduling semiconductor wafer fabrication facilities
    Michele E. Pfund
    Hari Balasubramanian
    John W. Fowler
    Scott J. Mason
    Oliver Rose
    [J]. Journal of Scheduling, 2008, 11 : 29 - 47
  • [3] A multi-criteria approach for scheduling semiconductor wafer fabrication facilities
    Pfund, Michele E.
    Balasubramanian, Hari
    Fowler, John W.
    Mason, Scott J.
    Rose, Oliver
    [J]. JOURNAL OF SCHEDULING, 2008, 11 (01) : 29 - 47
  • [4] Cycle time reduction for semiconductor wafer fabrication facilities
    Meyersdorf, D
    Yang, TH
    [J]. 1997 IEEE/SEMI ADVANCED SEMICONDUCTOR MANUFACTURING CONFERENCE AND WORKSHOP - ASMC 97 PROCEEDINGS: THEME - THE QUEST FOR SEMICONDUCTOR MANUFACTURING EXCELLENCE: LEADING THE CHARGE INTO THE 21ST CENTURY, 1997, : 418 - 423
  • [6] SCHEDULING SEMICONDUCTOR WAFER FABRICATION
    WEIN, LM
    [J]. IEEE TRANSACTIONS ON SEMICONDUCTOR MANUFACTURING, 1988, 1 (03) : 115 - 130
  • [7] GA Based Approach for Optimized Scheduling in a Semiconductor Wafer Fabrication
    Cao, Zheng-Cai
    Qiao, Fei
    Wu, Qi-Di
    [J]. WORLD SUMMIT ON GENETIC AND EVOLUTIONARY COMPUTATION (GEC 09), 2009, : 1065 - 1068
  • [8] A simulation study on lot release control, mask scheduling, and batch scheduling in semiconductor wafer fabrication facilities
    Kim, YD
    Lee, DH
    Kim, JU
    Roh, HK
    [J]. JOURNAL OF MANUFACTURING SYSTEMS, 1998, 17 (02) : 107 - 117
  • [9] Modeling and Scheduling for Semiconductor Wafer Fabrication Systems
    Shao Zhifang
    Chen Yu
    [J]. 7TH INTERNATIONAL CONFERENCE ON SYSTEM SIMULATION AND SCIENTIFIC COMPUTING ASIA SIMULATION CONFERENCE 2008, VOLS 1-3, 2008, : 1177 - 1182
  • [10] Maximizing delivery performance in semiconductor wafer fabrication facilities
    Mason, SJ
    Fowler, JW
    [J]. PROCEEDINGS OF THE 2000 WINTER SIMULATION CONFERENCE, VOLS 1 AND 2, 2000, : 1458 - 1463