VLSI friendly computation reduction scheme in H.264/AVC motion estimation

被引:0
|
作者
Huang, Yiqing [1 ]
Goto, Satoshi [1 ]
Ikenaga, Takeshi [1 ]
机构
[1] Waseda Univ, Kitakyushu, Fukuoka 8080135, Japan
关键词
D O I
10.1109/ISCAS.2008.4541550
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In H.264/AVC standard, motion estimation (ME) can be executed on multiple reference frame (MRF) to improve the coding performance. For real-time hardwired encoder, the huge throughput of fractional motion estimation (FME) and integer motion estimation (IME) makes pipeline stage a must. So, IME is arranged in a single stage, which deteriorates the efficiency of many fast ME algorithms. This paper provides a VLSI friendly complexity reduction solution for ME procedure. Firstly, the proposed algorithm examines the pixel difference of current macroblock (MEB) and adjust the available reference frame number. Secondly, it executes matching analysis to detect MB with static feature and early terminate the IME process. Thirdly, based on motion feature analysis result, the search range for non static MB is also adjusted and redundant search positions are eliminated. Compared with full search algorithm, the proposed fast ME algorithm can reduce 47.91% to 91.88% ME time with negligible video quality degradation. Furthermore, the algorithm can also be combined with other fast block matching process and friendly to hardwired encoder.
引用
收藏
页码:844 / 847
页数:4
相关论文
共 50 条
  • [21] JOINT BLOCK MOTION ESTIMATION IN H.264/AVC
    Panusopone, Krit
    Kim, Jae Hoon
    Wang, Limin
    [J]. PCS: 2009 PICTURE CODING SYMPOSIUM, 2009, : 181 - 184
  • [22] An efficient motion estimation algorithm for H.264/AVC
    Zhang, Xing Hui
    [J]. ADVANCED RESEARCH IN MATERIAL SCIENCE AND MECHANICAL ENGINEERING, PTS 1 AND 2, 2014, 446-447 : 997 - 1001
  • [23] Macroblock Feature Based Complexity Reduction for H.264/AVC Motion Estimation
    Huang, Yiqing
    Liu, Qin
    Ikenaga, Takeshi
    [J]. IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2008, E91A (10) : 2934 - 2944
  • [24] A multiframe motion estimation architecture for H.264/AVC
    Cho, Chuan-Yu
    Chang, Sheng-Kai
    Wang, Jia-Shung
    [J]. 2006 IEEE INTERNATIONAL CONFERENCE ON IMAGE PROCESSING, ICIP 2006, PROCEEDINGS, 2006, : 1357 - +
  • [25] High-efficiency VLSI architecture design for motion-estimation in H.264/AVC
    Hsu, Chun-Lung
    Ho, Mean-Hom
    [J]. IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2007, E90A (12) : 2818 - 2825
  • [26] VLSI oriented fast multiple reference frame motion estimation algorithm for H.264/AVC
    Liu, Zhenyu
    Li, Lingfeng
    Song, Yang
    Ikenaga, Takeshi
    Goto, Satoshi
    [J]. 2007 IEEE INTERNATIONAL CONFERENCE ON MULTIMEDIA AND EXPO, VOLS 1-5, 2007, : 1902 - 1905
  • [27] Efficient motion vector prediction scheme for high speed motion estimation in H.264/AVC
    Choi, Jinha
    Lee, Wonjae
    Jung, Yunho
    Kim, Jaeseok
    [J]. IEICE ELECTRONICS EXPRESS, 2008, 5 (21): : 889 - 894
  • [28] VLSI Architecture Design of Motion Vector Processor for H.264/AVC
    Yoo, Kiwon
    Lee, Jae-Hun
    Sohn, Kwanghoon
    [J]. 2008 15TH IEEE INTERNATIONAL CONFERENCE ON IMAGE PROCESSING, VOLS 1-5, 2008, : 1412 - 1415
  • [29] Scalable VLSI architecture for variable block size integer motion estimation in H.264/AVC
    Song, Y
    Liu, ZY
    Goto, S
    Ikenaga, T
    [J]. IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2006, E89A (04) : 979 - 988
  • [30] Level D data reuse integer motion estimation VLSI architecture for H.264/AVC
    Zheng, Zhao-Qing
    Sang, Hong-Shi
    Huang, Wei-Feng
    Shen, Xu-Bang
    [J]. Tien Tzu Hsueh Pao/Acta Electronica Sinica, 2007, 35 (10): : 1921 - 1926