VLSI friendly computation reduction scheme in H.264/AVC motion estimation

被引:0
|
作者
Huang, Yiqing [1 ]
Goto, Satoshi [1 ]
Ikenaga, Takeshi [1 ]
机构
[1] Waseda Univ, Kitakyushu, Fukuoka 8080135, Japan
关键词
D O I
10.1109/ISCAS.2008.4541550
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In H.264/AVC standard, motion estimation (ME) can be executed on multiple reference frame (MRF) to improve the coding performance. For real-time hardwired encoder, the huge throughput of fractional motion estimation (FME) and integer motion estimation (IME) makes pipeline stage a must. So, IME is arranged in a single stage, which deteriorates the efficiency of many fast ME algorithms. This paper provides a VLSI friendly complexity reduction solution for ME procedure. Firstly, the proposed algorithm examines the pixel difference of current macroblock (MEB) and adjust the available reference frame number. Secondly, it executes matching analysis to detect MB with static feature and early terminate the IME process. Thirdly, based on motion feature analysis result, the search range for non static MB is also adjusted and redundant search positions are eliminated. Compared with full search algorithm, the proposed fast ME algorithm can reduce 47.91% to 91.88% ME time with negligible video quality degradation. Furthermore, the algorithm can also be combined with other fast block matching process and friendly to hardwired encoder.
引用
收藏
页码:844 / 847
页数:4
相关论文
共 50 条
  • [1] An embedded merging scheme for VLSI implementation of H.264/AVC motion estimation modules
    Cho, CY
    Huang, SY
    Hwang, JN
    Wang, JS
    [J]. 2005 INTERNATIONAL CONFERENCE ON IMAGE PROCESSING (ICIP), VOLS 1-5, 2005, : 3121 - 3124
  • [2] An effective motion estimation scheme for H.264/AVC
    Liu, Pengyu
    Jia, Kebin
    [J]. 2008 FOURTH INTERNATIONAL CONFERENCE ON INTELLIGENT INFORMATION HIDING AND MULTIMEDIA SIGNAL PROCESSING, PROCEEDINGS, 2008, : 797 - 801
  • [3] A Bandwidth Reduction Scheme and Its VLSI Implementation for H.264/AVC Motion Vector Decoding
    Zhou, Jinjia
    Zhou, Dajiang
    He, Gang
    Goto, Satoshi
    [J]. ADVANCES IN MULTIMEDIA INFORMATION PROCESSING-PCM 2010, PT II, 2010, 6298 : 52 - 61
  • [4] VLSI Architecture Design of Fractional Motion Estimation for H.264/AVC
    Yi-Hau Chen
    Tung-Chien Chen
    Shao-Yi Chien
    Yu-Wen Huang
    Liang-Gee Chen
    [J]. Journal of Signal Processing Systems, 2008, 53 : 335 - 347
  • [5] VLSI Architecture Design of Fractional Motion Estimation for H.264/AVC
    Chen, Yi-Hau
    Chen, Tung-Chien
    Chien, Shao-Yi
    Huang, Yu-Wen
    Chen, Liang-Gee
    [J]. JOURNAL OF SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 2008, 53 (03): : 335 - 347
  • [6] An embedded merging scheme for H.264/AVC motion estimation
    Cho, CY
    Huang, SY
    Wang, JS
    [J]. 2003 INTERNATIONAL CONFERENCE ON IMAGE PROCESSING, VOL 1, PROCEEDINGS, 2003, : 909 - 912
  • [7] Lossless VLSI oriented full computation reusing algorithm for H.264/AVC fractional motion estimation
    Shao, Ming
    Liu, Zhenyui
    Goto, Satoshi
    Ikenaga, Takeshi
    [J]. IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2007, E90A (04) : 756 - 763
  • [8] A VLSI architecture for motion compensation interpolation in H.264/AVC
    Song, Y
    Liu, ZY
    Goto, S
    Ikenaga, T
    [J]. 2005 6TH INTERNATIONAL CONFERENCE ON ASIC PROCEEDINGS, BOOKS 1 AND 2, 2005, : 262 - 265
  • [9] Fractional full-search motion estimation VLSI architecture for H.264/AVC
    Ou, Chien-Min
    Roan, Huang-Chun
    Hwang, Wen-Jyi
    [J]. ADVANCES IN IMAGE AND VIDEO TECHNOLOGY, PROCEEDINGS, 2006, 4319 : 861 - +
  • [10] An efficient scheme for motion estimation using multireference frames in H.264/AVC
    Kim, Sung-Eun
    Han, Jong-Ki
    Kim, Jae-Gon
    [J]. IEEE TRANSACTIONS ON MULTIMEDIA, 2006, 8 (03) : 457 - 466