The Implementation of Evolvable Hardware Closed Loop

被引:0
|
作者
Chu Jie [1 ]
Zhao Qiang [1 ]
Ding Guo-liang [1 ]
Yuan Liang [1 ]
机构
[1] Mech Engn Coll, Dept Comp Engn, Shijiazhuang 050003, Peoples R China
关键词
D O I
10.1109/ICICTA.2008.349
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
To find an easy experimental way for evolvable hardware (EHW), an closed loop platform was discussed based on a Field Programmable Gate Array (FPGA) chip, a Microprocessing Unit (MPU) and the software tool-Quartus II. A binary digit to VHDL converter was proposed It facilitated the using of the different FPGA chips as evolving carriers and avoided learning of the technological details inside the chips and analyzing of the different and complicated bitstream structures of chips. Tool command language (Tcl) scripting was used to create a Quartus II project and add VHDL files into the project automatically. Command-line operation and batch processing were used to achieve analysis, synthesis, and programming FPGAs automatically step by step. The closed loop was implemented, which is the key of online evolution study for EHW. The students can conduct EHW experiments and needn't to know the bitstream structures of FPGA with the closed loop platform.
引用
收藏
页码:48 / 51
页数:4
相关论文
共 50 条
  • [1] Evolvable hardware with Boolean functions network implementation
    Mazare, Alin
    Ionescu, Laurentiu
    Serban, Gheorghe
    Barbu, Vlad
    [J]. 2011 INTERNATIONAL CONFERENCE ON APPLIED ELECTRONICS (AE), 2011,
  • [2] Aspects of genetic algorithms in evolvable hardware implementation
    Negoita, MG
    Dediu, AH
    Mihaila, D
    [J]. PROGRESS IN CONNECTIONIST-BASED INFORMATION SYSTEMS, VOLS 1 AND 2, 1998, : 682 - 685
  • [3] Design and hardware implementation of a closed-loop stable fuzzy controller
    Cazarez-Castro, Nohe R.
    Maldonado, Yazmin
    [J]. 2014 11TH INTERNATIONAL CONFERENCE ON ELECTRICAL ENGINEERING, COMPUTING SCIENCE AND AUTOMATIC CONTROL (CCE), 2014,
  • [4] Implementation of an Adaptive Filter using an Evolvable Hardware Strategy
    Lovay, M.
    Peretti, G.
    Romero, E.
    [J]. IEEE LATIN AMERICA TRANSACTIONS, 2015, 13 (04) : 927 - 934
  • [5] Evolvable hardware
    Tyrrell, A
    [J]. IEE PROCEEDINGS-COMPUTERS AND DIGITAL TECHNIQUES, 2004, 151 (04): : 265 - 266
  • [6] Functional level implementation of evolvable hardware using genetic algorithms
    Karunya, B.
    Uma, R.
    [J]. PROCEEDINGS OF THE INTERNATIONAL CONFERENCE MIXED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2006, : 671 - +
  • [7] An implementation of compact genetic algorithm on FPGA for extrinsic evolvable hardware
    Oliveira, Tiago Carvalho
    Pilla Junior, Valfredo
    [J]. 2008 4TH SOUTHERN CONFERENCE ON PROGRAMMABLE LOGIC, PROCEEDINGS, 2008, : 187 - 190
  • [8] Design and Implementation of Real-Time Dynamic Closed-Loop Electrophysiological Hardware-in-the-Loop Platform
    Wang, Jiang
    Liu, Weitong
    Chang, Siyuan
    Liang, Jiawei
    Liu, Chen
    [J]. Tianjin Daxue Xuebao (Ziran Kexue yu Gongcheng Jishu Ban)/Journal of Tianjin University Science and Technology, 2023, 56 (07): : 735 - 744
  • [9] An evolvable hardware tutorial
    Torresen, J
    [J]. FIELD-PROGRAMMABLE LOGIC AND APPLICATIONS, PROCEEDINGS, 2004, 3203 : 821 - 830
  • [10] Evolvable hardware: An outlook
    Manderick, B
    Higuchi, T
    [J]. EVOLVABLE SYSTEMS: FROM BIOLOGY TO HARDWARE, 1997, 1259 : 305 - 311