Digital decimation filter design for Sigma-Delta ADC

被引:0
|
作者
Song, M. X. [1 ]
Li, J. W. [1 ]
Guan, Z. Q. [1 ]
机构
[1] Harbin Univ Sci & Technol, Harbin, Heilongjiang, Peoples R China
关键词
Sigma-Delta ADC; Digital Decimation Filter; MATLAB;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
ADC as a link between analog and digital circuits, it plays an important role in the on-chip system. In addition to the static and dynamic index, area and power consumption have become a primary concern in the design parameters. Sigma-Delta ADC was composed of a Sigma-Delta modulator and a digital decimation filter, area and power consumption are mainly determined by digital sampling filter. In this paper, digital decimation filter was composed of a CIC filter, a FIR compensation filter and a Half-Band decimation filter. CIC filter working under a high sampling frequency will consume large amounts of power. The FIR compensation filter and the Half-Band decimation filter require a lot of memory to store filter coefficients which will increase the consumption of the area. In order to solve the above problems, we must improve the structure of the filter. The main purpose of this paper is using MATLAB to design a low power consumption and small area digital decimation filter to apply to the Sigma-Delta ADC. This paper in 0.18 um CMOS process, designs a digital decimation filter, the input sampling frequency is 1024 kHz and the output sampling frequency is 2 kHz and the output bit width is 18 bit.
引用
收藏
页码:27 / 30
页数:4
相关论文
共 50 条
  • [31] A 1.4G samples/sec comb filter design for decimation of sigma-delta modulator output
    Kim, DD
    Brooke, MA
    [J]. PROCEEDINGS OF THE 2003 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL I: ANALOG CIRCUITS AND SIGNAL PROCESSING, 2003, : 1009 - 1012
  • [32] Design of Narrow Band Decimation Filter for Sigma Delta Modulator
    Essam E. Hassan
    Hassan A. Ragheb
    [J]. Arabian Journal for Science and Engineering, 2011, 36 : 1287 - 1296
  • [33] Design of Narrow Band Decimation Filter for Sigma Delta Modulator
    Hassan, Essam E.
    Ragheb, Hassan A.
    [J]. ARABIAN JOURNAL FOR SCIENCE AND ENGINEERING, 2011, 36 (07) : 1287 - 1296
  • [34] Characterization and Optimization of Sigma-Delta ADC
    Trivedi, Preeti
    Verma, Ajay
    Tripathi, Pritish
    [J]. 2012 Third IEEE and IFIP South Central Asian Himalayas Regional International Conference on Internet (AH-ICI 2012), 2012,
  • [35] The Design of a Multi-bit Sigma-delta ADC Modulator
    Yang Shaojun
    Tong Ziquan
    Jiang Yueming
    Dou Naiying
    [J]. PROCEEDINGS OF 2013 2ND INTERNATIONAL CONFERENCE ON MEASUREMENT, INFORMATION AND CONTROL (ICMIC 2013), VOLS 1 & 2, 2013, : 280 - 283
  • [36] Analysis of Decimation on Finite Frames with Sigma-Delta Quantization
    Lin, Kung-Ching
    [J]. CONSTRUCTIVE APPROXIMATION, 2019, 50 (03) : 507 - 542
  • [37] Decimation filtering for Sigma-Delta modulated video signals
    Rothermel, A
    Lares, R
    [J]. INTERNATIONAL CONFERENCE ON CONSUMER ELECTRONICS, 1997 DIGEST OF TECHNICAL PAPERS, 1997, : 428 - 429
  • [38] Analysis of Decimation on Finite Frames with Sigma-Delta Quantization
    Kung-Ching Lin
    [J]. Constructive Approximation, 2019, 50 : 507 - 542
  • [39] A decimation filter design and implementation for oversampled sigma delta A/D converters
    Chen, L
    Zhao, YF
    Gao, DY
    Wen, W
    Wang, ZM
    Zhu, XF
    Peng, HP
    [J]. PROCEEDINGS OF 2005 IEEE INTERNATIONAL WORKSHOP ON VLSI DESIGN AND VIDEO TECHNOLOGY, 2005, : 55 - 58
  • [40] A modified decimation filter design for oversampled sigma delta A/D converters
    Lei, C
    Zhao, YF
    Gao, DY
    Wu, W
    Wang, ZM
    Zhu, XF
    Peng, HP
    [J]. 2005 6TH INTERNATIONAL CONFERENCE ON ASIC PROCEEDINGS, BOOKS 1 AND 2, 2005, : 294 - 297