A new dual asymmetric bit-line sense amplifier for low-voltage dynamic random access memory

被引:0
|
作者
Noh, Kyong Jun [1 ,2 ]
Kim, Jung Han [1 ]
Lee, Cheol Ha [1 ]
Cho, Jun Dong [2 ]
机构
[1] Samsung Elect, Device Solut, Syst LSI Business, Yongin 446711, Gyeonggi Do, South Korea
[2] Sungkyunkwan Univ, Dept Elect & Elect Eng, Suwon 440746, Gyeonggi Do, South Korea
来源
IEICE ELECTRONICS EXPRESS | 2013年 / 10卷 / 18期
关键词
DRAM; embedded DRAM; bit-line sense amplifier; VDD bit-line pre-charge; GND bit-line pre-charge;
D O I
10.1587/elex.10.20130647
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents a new dual asymmetric bit-line sense amplifier to cope with the recent need for GND or VDD bit-line pre-charge scheme for improving bit-line sensing margin and speed of contemporary low-voltage DRAM. The existing GND or VDD bit-line pre-charge schemes have some disadvantages in terms of power, area and practicality, compared to the conventional VDD/2 bit-line pre-charge scheme. Our proposed sense amplifier, which is composed of two asymmetric PMOS sense amplifiers and one symmetric NMOS sense amplifier for GND bit-line pre-charge scheme, and several circuit optimization techniques provide excellent results regarding to stability, speed, and power, while keeping the area overhead under 1% in the size of sense amplifier region. Compared to a conventional VDD/2 scheme, the charge sharing time, sensing time, and pre-charging time have been improved by 20%, 47%, and 20%, respectively and the increase of power consumption due to GND pre-charge scheme has been minimized to 22.2%.
引用
收藏
页数:6
相关论文
共 47 条
  • [21] A low leakage substrate bias-assisted technique for low voltage dual bit-line SRAM
    Pandey, Sujata
    Kumar, Saket
    Bhatnagar, Vipul
    Sharma, Richa
    basha, D. Baba
    Dhiman, Preeti
    [J]. COMPUTERS & ELECTRICAL ENGINEERING, 2022, 102
  • [22] A New Test Method for Bit Line Disturbance Leakage Current in Dynamic Random Access Memory
    Kang, Jonghyuk
    Lee, Sungho
    Choi, Byoungdeog
    [J]. JOURNAL OF NANOSCIENCE AND NANOTECHNOLOGY, 2016, 16 (10) : 10361 - 10364
  • [23] A Low-Voltage 13T Latch-Type Sense Amplifier with Regenerative Feedback for Ultra Speed Memory Access
    Tripathi, Venkatesh Mani
    Mishra, Sandeep
    Saikia, Jyotishman
    Dandapat, Anup
    [J]. 2017 30TH INTERNATIONAL CONFERENCE ON VLSI DESIGN AND 2017 16TH INTERNATIONAL CONFERENCE ON EMBEDDED SYSTEMS (VLSID 2017), 2017, : 341 - 346
  • [24] A Low-Voltage Distinctive Source-Based Sense Amplifier for Memory Circuits Using FinFETs
    Ahir, Arti
    Saini, Jitendra Kumar
    Srinivasulu, Avireni
    [J]. SMART INNOVATIONS IN COMMUNICATION AND COMPUTATIONAL SCIENCES, VOL 2, 2019, 670 : 225 - 232
  • [25] A HIGH-SPEED SENSING SCHEME FOR 1T DYNAMIC RAMS UTILIZING THE CLAMPED BIT-LINE SENSE AMPLIFIER
    BLALOCK, TN
    JAEGER, RC
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1992, 27 (04) : 618 - 625
  • [26] A HIGH-SPEED SENSING SCHEME FOR 1T DYNAMIC RAMS UTILIZING THE CLAMPED BIT-LINE SENSE AMPLIFIER
    BLALOCK, TN
    JAEGER, RC
    [J]. IEICE TRANSACTIONS ON ELECTRONICS, 1992, E75C (04) : 516 - 523
  • [27] A new current-mode sense amplifier for low-voltage low-power SRAM design
    Wang, JS
    Lee, HY
    [J]. ELEVENTH ANNUAL IEEE INTERNATIONAL ASIC CONFERENCE - PROCEEDINGS, 1998, : 163 - 167
  • [28] POLYSILICON/DIFFUSED SENSE LINE STRUCTURE FOR DYNAMIC RANDOM-ACCESS MEMORY CELLS.
    Anon
    [J]. 1600, (28):
  • [29] Multi-Port 1R1W Transpose Magnetic Random Access Memory by Hierarchical Bit-Line Switching
    Chang, Liang
    Wang, Zhaohao
    Zhang, Youguang
    Zhao, Weisheng
    [J]. IEEE ACCESS, 2019, 7 : 110463 - 110471
  • [30] Single bit-line 8T SRAM cell with asynchronous dual word-line control for bit-interleaved ultra-low voltage operation
    Huang, Chi-Ray
    Chiou, Lih-Yih
    [J]. IET CIRCUITS DEVICES & SYSTEMS, 2018, 12 (06) : 713 - 719