Cost-efficient design of a quantum multiplier-accumulator unit

被引:18
|
作者
Babu, Hafiz Md. Hasan [1 ]
机构
[1] Univ Dhaka, Dept Comp Sci & Engn, Dhaka 1000, Bangladesh
关键词
Controlled-V gate; Qubits; Quantum gate; Quantum circuit; GATES;
D O I
10.1007/s11128-016-1455-0
中图分类号
O4 [物理学];
学科分类号
0702 ;
摘要
This paper proposes a cost-efficient quantum multiplier-accumulator unit. The paper also presents a fast multiplication algorithm and designs a novel quantum multiplier device based on the proposed algorithm with the optimum time complexity as multiplier is the major device of a multiplier-accumulator unit. We show that the proposed multiplication technique has time complexity O((3log(2)n) + 1), whereas the best known existing technique has O(nlog(2)n), where n is the number of qubits. In addition, our design proposes three new quantum circuits: a circuit representing a quantum full-adder, a circuit known as quantum ANDing circuit, which performs the ANDing operation and a circuit presenting quantum accumulator. Moreover, the proposed quantum multiplier-accumulator unit is the first ever quantum multiplier-accumulator circuit in the literature till now, which has reduced garbage outputs and ancillary inputs to a great extent. The comparative study shows that the proposed quantum multiplier performs better than the existing multipliers in terms of depth, quantum gates, delays, area and power with the increasing number of qubits. Moreover, we design the proposed quantum multiplier-accumulator unit, which performs better than the existing ones in terms of hardware and delay complexities, e.g., the proposed (n x n)-qubit quantum multiplier-accumulator unit requires O(n(2)) hardware and O(log(2)n) delay complexities, whereas the best known existing quantum multiplier-accumulator unit requires O(n(3)) hardware and O((n-1)(2) + 1+ n) delay complexities. In addition, the proposed design achieves an improvement of 13.04, 60.08 and 27.2% for 4x4, 7.87, 51.8 and 27.1% for 8x8, 4.24, 52.14 and 27% for 16x16, 2.19, 52.15 and 27.26% for 32x32 and 0.78, 52.18 and 27.28% for 128x128-qubit multiplications over the best known existing approach in terms of number of quantum gates, ancillary inputs and garbage outputs, respectively. Moreover, on average, the proposed design gains an improvement of 5.62% in terms of area and power consumptions over the best known existing approach.
引用
收藏
页数:38
相关论文
共 50 条
  • [1] Cost-efficient design of a quantum multiplier–accumulator unit
    Hafiz Md. Hasan Babu
    [J]. Quantum Information Processing, 2017, 16
  • [2] Energy Efficient Adiabatic Multiplier-Accumulator Design
    Dusan Suvakovic
    C. Andre T. Salama
    [J]. Journal of VLSI signal processing systems for signal, image and video technology, 2003, 33 : 83 - 103
  • [3] Energy efficient adiabatic multiplier-accumulator design
    Suvakovic, D
    Salama, CAT
    [J]. JOURNAL OF VLSI SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 2003, 33 (1-2): : 83 - 103
  • [4] Power-efficient multiplier-accumulator design for FIR filters
    Farag, EN
    Yan, RH
    Elmasry, MI
    [J]. 1997 CANADIAN CONFERENCE ON ELECTRICAL AND COMPUTER ENGINEERING, CONFERENCE PROCEEDINGS, VOLS I AND II: ENGINEERING INNOVATION: VOYAGE OF DISCOVERY, 1997, : 27 - 30
  • [5] A SIMD Multiplier-Accumulator Design for Pairing Cryptography
    Wang, Weizhen
    Han, Jun
    Wang, Jielin
    Zeng, Xiaoyang
    [J]. PROCEEDINGS OF 2015 IEEE 11TH INTERNATIONAL CONFERENCE ON ASIC (ASICON), 2015,
  • [6] FAST MULTIPLIER-ACCUMULATOR TURNS TO NMOS
    不详
    [J]. ELECTRONIC DESIGN, 1982, 30 (09) : 30 - 30
  • [7] RSFQ signed serial multiplier-accumulator
    Joukov, NA
    Tivari, MS
    Semenov, VK
    [J]. IEEE TRANSACTIONS ON APPLIED SUPERCONDUCTIVITY, 2005, 15 (01) : 49 - 53
  • [8] DESIGN OF A MULTIPLIER-ACCUMULATOR FOR HIGH-SPEED IMAGE FILTERING
    ISLAM, FF
    TAMARU, K
    [J]. IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 1993, E76A (11) : 2022 - 2032
  • [9] Dynamic operand transformation for low-power multiplier-accumulator design
    Fujino, M
    Moshnyaga, VG
    [J]. PROCEEDINGS OF THE 2003 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL V: BIO-MEDICAL CIRCUITS & SYSTEMS, VLSI SYSTEMS & APPLICATIONS, NEURAL NETWORKS & SYSTEMS, 2003, : 345 - 348
  • [10] Design of adiabatic two's complement multiplier-accumulator based on CTGAL
    Wang, Peng-jun
    Xu, Jian
    Ying, Shi-yan
    [J]. JOURNAL OF ZHEJIANG UNIVERSITY-SCIENCE A, 2009, 10 (02): : 172 - 178