Multi-cell upset probabilities of 45nm high-k plus metal gate SRAM devices in terrestrial and space environments

被引:59
|
作者
Seifert, N. [1 ]
Gill, B. [2 ]
Foley, K. [3 ]
Relangi, P. [4 ]
机构
[1] Intel Corp, Log Technol Dev Q&R, Hillsboro, OR 97124 USA
[2] Intel Corp, Architecture Qual & Reliabil, Hillsboro, OR 97124 USA
[3] Intel Corp, Design & Technol Solut, Hillsboro, OR 97124 USA
[4] Stanford Univ, Dept Elect Engn, Stanford, CA 94305 USA
关键词
MCU; multi-cell; MBU; multi-bit; single bit; soft error; radiation; SER; SEU; single event; space; terrestrial;
D O I
10.1109/RELPHY.2008.4558882
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Multi-cell soft errors are a key reliability concern for advanced memory devices. We have investigated single-bit (SBU) and multi-cell upset (MCU) rates of SRAM devices built in a 45nm high-k + metal gate (HK+MG) technology under neutron, proton and heavy-ion radiation. Our data highlight the excellent soft error reliability scaling properties of HK+MG. MCU rates were kept at 10% or less of SBU ones and bit-level SBU rates continue to decrease 2x per technology generation for terrestrial applications. SRAM upset rates in orbit are projected to be 2 to 4 orders of magnitude higher than at sea-level. A dramatic increase in MCU rates relative to SBU is projected for geosynchronous orbits, where direct ionization by heavy-ions dominates. No indication of charge amplification by parasitic bipolar devices has been observed for all investigated radiation environments. The observation that SBU error rates and small MCU error rates are elevated at locations in close proximity to well contacts for high LET values is speculated to be the result of the formation of a funnel between well contacts and sensitive drains.
引用
收藏
页码:181 / +
页数:2
相关论文
共 50 条
  • [1] 45nm high-k plus metal gate strain-enhanced transistors
    Auth, C.
    Cappellani, A.
    Chun, J. -S.
    Dalis, A.
    Davis, A.
    Ghani, T.
    Glass, G.
    Glassman, T.
    Harper, M.
    Hattendorf, M.
    Hentges, P.
    Jaloviar, S.
    Joshi, S.
    Klaus, J.
    Kuhn, K.
    Lavric, D.
    Lu, M.
    Mariappan, H.
    Mistry, K.
    Norris, B.
    Rahhal-orabi, N.
    Ranade, P.
    Sandford, J.
    Shifren, L.
    Souw, V.
    Tone, K.
    Tambwe, F.
    Thompson, A.
    Towner, D.
    Troeger, T.
    Vandervoom, P.
    Wallace, C.
    Wiedemer, J.
    Wiegand, C.
    [J]. 2008 SYMPOSIUM ON VLSI TECHNOLOGY, 2008, : 99 - +
  • [2] Single metal gate on high-k gate stacks for 45nm low power CMOS
    Taylor, W. J., Jr.
    Capasso, C.
    Min, B.
    Winstead, B.
    Verret, E.
    Loiko, K.
    Gilmer, D.
    Hegde, R. I.
    Schaeffer, J.
    Luckowski, E.
    Martinez, A.
    Raymond, M.
    Happ, C.
    Triyoso, D. H.
    Kalpat, S.
    Haggag, A.
    Roan, D.
    Nguyen, J. -Y.
    La, L. B.
    Hebert, L.
    Smith, J.
    Jovanovic, D.
    Burnett, D.
    Foisy, M.
    Cave, N.
    Tobin, P. J.
    Samavedam, S. B.
    White, B. E., Jr.
    Venkatesan, S.
    [J]. 2006 INTERNATIONAL ELECTRON DEVICES MEETING, VOLS 1 AND 2, 2006, : 366 - +
  • [3] 45nm High-k + Metal Gate Strain-Enhanced CMOS Transistors
    Auth, Chris
    [J]. PROCEEDINGS OF THE IEEE 2008 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2008, : 379 - 386
  • [4] Reliability for Manufacturing on 45nm Logic Technology With High-k plus Metal Gate Transistors and Pb-free Packaging
    Kasim, Rahim
    Connor, Chris
    Hicks, Jeff
    Jopling, Jason
    Litteken, Chris
    [J]. 2009 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM, VOLS 1 AND 2, 2009, : 350 - 354
  • [5] Intel unveils 45nm chip with high-k, metal gates
    不详
    [J]. SOLID STATE TECHNOLOGY, 2007, 50 (03) : 28 - +
  • [6] BTI reliability of 45 nm high-k plus metal-gate process technology
    Pae, S.
    Agostinelli, M.
    Brazie, M.
    Chau, R.
    Dewey, G.
    Ghani, T.
    Hattendorf, M.
    Hicks, J.
    Kavalieros, J.
    Kuhn, K.
    Kuhn, M.
    Maiz, J.
    Metz, M.
    Mistry, K.
    Prasad, C.
    Ramey, S.
    Roskowski, A.
    Sandford, J.
    Thomas, C.
    Thomas, J.
    Wiegand, C.
    Wiedemer, J.
    [J]. 2008 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM PROCEEDINGS - 46TH ANNUAL, 2008, : 352 - +
  • [7] 45nm high-k/metal-gate CMOS technology for GPU/NPU applications with highest PFET performance
    Huang, H. T.
    Liu, Y. C.
    Hou, Y. T.
    Chen, R. C-J
    Lee, C. H.
    Chao, Y. S.
    Hsu, P. F.
    Chen, C. L.
    Guo, W. H.
    Yang, W. C.
    Perng, T. H.
    Shen, J. J.
    Yasuda, Y.
    Goto, K.
    Chen, C. C.
    Huang, K. T.
    Chuang, H.
    Diaz, C. H.
    Liang, M. S.
    [J]. 2007 IEEE INTERNATIONAL ELECTRON DEVICES MEETING, VOLS 1 AND 2, 2007, : 285 - 288
  • [8] Scaling of 32nm Low Power SRAM with High-K Metal Gate
    Yang, H. S.
    Wong, R.
    Hasumi, R.
    Gao, Y.
    Kim, N. S.
    Lee, D. H.
    Badrudduza, S.
    Nair, D.
    Ostermayr, M.
    Kang, H.
    Zhuang, H.
    Li, J.
    Kang, L.
    Chen, X.
    Thean, A.
    Arnaud, F.
    Zhuang, L.
    Schiller, C.
    Sun, D. P.
    Teh, Y. W.
    Wallner, J.
    Takasu, Y.
    Stein, K.
    Samavedam, S.
    Jaeger, D.
    Baiocco, C. V.
    Sherony, M.
    Khare, M.
    Lage, C.
    Pape, J.
    Sudijono, J.
    Steegen, A. L.
    Stiffler, S.
    [J]. IEEE INTERNATIONAL ELECTRON DEVICES MEETING 2008, TECHNICAL DIGEST, 2008, : 233 - +
  • [9] Dielectric breakdown in a 45 nm high-k/metal gate process technology
    Prasad, C.
    Agostinelli, M.
    Auth, C.
    Brazier, M.
    Chau, R.
    Dewey, G.
    Ghani, T.
    Hattendorf, M.
    Hicks, J.
    Jopling, J.
    Kavalieros, J.
    Kotlyar, R.
    Kuhn, M.
    Kuhn, K.
    Maiz, J.
    McIntyre, B.
    Metz, M.
    Mistry, K.
    Pae, S.
    Rachmady, W.
    Ramey, S.
    Roskowski, A.
    Sandford, J.
    Thomas, C.
    Wiegand, C.
    Wiedemer, J.
    [J]. 2008 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM PROCEEDINGS - 46TH ANNUAL, 2008, : 667 - +
  • [10] RELIABILITY STUDIES ON A 45NM LOW POWER SYSTEM-ON-CHIP (SOC) DUAL GATE OXIDE HIGH-K/METAL GATE (DG HK plus MG) TECHNOLOGY
    Prasad, C.
    Bai, P.
    Gannavaram, S.
    Hafez, W.
    Hicks, J.
    Jan, C. -H.
    Lin, J.
    Jones, M.
    Komeyli, K.
    Kotlyar, R.
    Mistry, K.
    Post, I.
    Tsai, C.
    [J]. 2010 INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM, 2010, : 293 - 298