Radiation Effects in Advanced Multiple Gate and Silicon-on-Insulator Transistors

被引:117
|
作者
Simoen, Eddy [1 ]
Gaillardin, Marc [2 ]
Paillet, Philippe [2 ]
Reed, Robert A. [3 ]
Schrimpf, Ron D. [3 ]
Alles, Michael L. [3 ]
El-Mamouni, Farah [3 ]
Fleetwood, Daniel M. [1 ,3 ]
Griffoni, Alessio [1 ]
Claeys, Cor [1 ,4 ]
机构
[1] IMEC, B-3001 Louvain, Belgium
[2] CEA, DAM, DIF, F-91297 Arpajon, France
[3] Vanderbilt Univ, Dept Elect Engn & Comp Sci, Nashville, TN 37235 USA
[4] Katholieke Univ Leuven, Dept Elect Engn, B-3001 Louvain, Belgium
关键词
Buried oxide; charge collection; dumbbell and saddle contact; FinFET; gate-all-around; shunt effect; silicon on-insulator; HEAVY-ION IRRADIATION; ENERGY ELECTROMAGNETIC MODELS; GEANT4 PHYSICS PROCESSES; SINGLE-EVENT TRANSIENTS; TOTAL-DOSE IRRADIATION; INDUCED DEGRADATION; CHARGE COLLECTION; TRACK-STRUCTURE; BIPOLAR AMPLIFICATION; SIMULATION ANALYSIS;
D O I
10.1109/TNS.2013.2255313
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The aim of this review paper is to describe in a comprehensive manner the current understanding of the radiation response of state-of-the-art Silicon-on-Insulator (SOI) and FinFET CMOS technologies. Total Ionizing Dose (TID) response, heavy-ion microdose effects and single-event effects (SEEs) will be discussed. It is shown that a very high TID tolerance can be achieved by narrow-fin SOI FinFET architectures, while bulk FinFETs may exhibit similar TID response to the planar devices. Due to the vertical nature of FinFETs, a specific heavy-ion response can be obtained, whereby the angle of incidence becomes highly important with respect to the vertical sidewall gates. With respect to SEE, the buried oxide in the SOI FinFETs suppresses the diffusion tails from the charge collection in the substrate compared to the planar bulk FinFET devices. Channel lengths and fin widths are now comparable to, or smaller than the dimensions of the region affected by the single ionizing ions or lasers used in testing. This gives rise to a high degree of sensitivity to individual device parameters and source-drain shunting during ion-beam or laser-beam SEE testing. Simulations are used to illuminate the mechanisms observed in radiation testing and the progress and needs for the numerical modeling/simulation of the radiation response of advanced SOI and FinFET transistors are highlighted.
引用
收藏
页码:1970 / 1991
页数:22
相关论文
共 50 条
  • [1] GATE-OXIDE INTEGRITY OF SILICON-ON-INSULATOR TRANSISTORS
    KAMINS, TI
    [J]. ELECTRONICS LETTERS, 1987, 23 (04) : 175 - 176
  • [2] Image and exchange-correlation effects in double gate silicon-on-insulator transistors
    Gámiz, F
    Cartujo-Cassinello, P
    Jiménez-Molinos, F
    Carceller, JE
    Cartujo, P
    [J]. MICROELECTRONIC ENGINEERING, 2004, 72 (1-4) : 374 - 378
  • [3] Advanced 10nm Width Silicon-on-Insulator Tri-Gate Transistors with NO Annealing of Gate Oxide Using Optimized Novel Silicon-on-Insulator Realization Technology
    Kim, Sung Hwan
    Bae, Hyun Jun
    Oh, Chang Woo
    Kim, Dong-Won
    Yamada, Satoru
    Jin, Gyoyoung
    Roh, Yonghan
    [J]. JAPANESE JOURNAL OF APPLIED PHYSICS, 2012, 51 (04)
  • [4] Velocity overshoot in ultrathin double-gate silicon-on-insulator transistors
    Gámiz, F
    [J]. APPLIED PHYSICS LETTERS, 2004, 84 (02) : 299 - 301
  • [5] Comparative Study of Single Material Gate and Dual Material Gate Silicon-on-Insulator Junctionless Transistors
    Wagaj, S. C.
    Chavan, Y. V.
    [J]. PROCEEDINGS OF 2017 11TH INTERNATIONAL CONFERENCE ON INTELLIGENT SYSTEMS AND CONTROL (ISCO 2017), 2017, : 272 - 277
  • [6] SILICON-ON-INSULATOR BIPOLAR-TRANSISTORS
    RODDER, M
    ANTONIADIS, DA
    [J]. IEEE TRANSACTIONS ON ELECTRON DEVICES, 1983, 30 (11) : 1604 - 1605
  • [7] SILICON-ON-INSULATOR BIPOLAR-TRANSISTORS
    RODDER, M
    ANTONIADIS, DA
    [J]. IEEE ELECTRON DEVICE LETTERS, 1983, 4 (06) : 193 - 195
  • [8] RELATIONSHIP BETWEEN SILICON-ON-INSULATOR KINK AND RADIATION EFFECTS
    Cui, Jiangwei
    Yu, Xuefeng
    Ren, Diyuan
    [J]. INTERNATIONAL JOURNAL OF MODERN PHYSICS E, 2011, 20 (06): : 1409 - 1417
  • [9] Novel Local Silicon-Gate Carbon Nanotube Transistors Combining Silicon-on-Insulator Technology for Integration
    Zhang, Min
    Chan, Philip C. H.
    Chai, Yang
    Liang, Qi
    Tang, Z. K.
    [J]. IEEE TRANSACTIONS ON NANOTECHNOLOGY, 2009, 8 (02) : 260 - 268
  • [10] Local silicon-gate carbon nanotube field effect transistors using silicon-on-insulator technology
    Zhang, Min
    Chan, Philip C. H.
    Chai, Yang
    Liang, Qi
    Tang, Z. K.
    [J]. APPLIED PHYSICS LETTERS, 2006, 89 (02)