How Logic Masking Can Improve Path Delay Analysis for Hardware Trojan Detection

被引:0
|
作者
Nejat, Arash [1 ]
Hely, David [1 ]
Beroulle, Vincent [1 ]
机构
[1] Univ Grenoble Alpes, LCIS, Valence, France
关键词
hardware security; design for hardware trust; logic masking; Hardware Trojan detection; IC piracy;
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Hardware Trojan (HT), Integrated Circuit (IC) piracy, and overproduction are three important threats which may happen in untrusted foundries. Modifying structurally the IC design at different abstraction level to counter the HT threats is known as Design-For-Hardware-Trust (DFHT). DFHT methods are used in order to facilitate HT detection methods. In addition, logic masking has been proposed against IC piracy and overproduction. Logic masking modifies the circuit such that it does not work correctly without applying the correct key. In this paper, we propose a DFHT method reusing logic masking approach. The proposed DFHT method modifies the design to improve the HT detection methods that are based on the path delay analysis. The objective of the proposed approach is to generate fake short paths for nets which only belong to long paths, because the delay of shorter paths varies less than longer ones. Our experiments, after technology mapping, show that the proposed DFHT method increases the HT detectability and also provides the advantages of usual logic masking methods.
引用
收藏
页码:424 / 427
页数:4
相关论文
共 50 条
  • [31] A comprehensive survey of physical and logic testing techniques for Hardware Trojan detection and prevention
    Rijoy Mukherjee
    Sree Ranjani Rajendran
    Rajat Subhra Chakraborty
    Journal of Cryptographic Engineering, 2022, 12 : 495 - 522
  • [32] A comprehensive survey of physical and logic testing techniques for Hardware Trojan detection and prevention
    Mukherjee, Rijoy
    Rajendran, Sree Ranjani
    Chakraborty, Rajat Subhra
    JOURNAL OF CRYPTOGRAPHIC ENGINEERING, 2022, 12 (04) : 495 - 522
  • [33] Hardware Trojan Detection Using an Advised Genetic Algorithm Based Logic Testing
    Nourian, M. A.
    Fazeli, M.
    Hely, D.
    JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 2018, 34 (04): : 461 - 470
  • [34] Hardware Trojan Detection Using an Advised Genetic Algorithm Based Logic Testing
    M. A. Nourian
    M. Fazeli
    D. Hely
    Journal of Electronic Testing, 2018, 34 : 461 - 470
  • [35] Physical hardware trojan failure analysis and detection method
    Luo Yang
    Wang Ya-Nan
    ACTA PHYSICA SINICA, 2016, 65 (11)
  • [36] Detection and Diagnosis of Hardware Trojan Using Power Analysis
    Vaddi, Eknadh
    Gaddam, Karthik
    Maniam, Rahul Karthik
    Mallavajjala, Sai Abhishek
    Dasari, Srinivasulu
    Devi, Nirmala M.
    SECURITY IN COMPUTING AND COMMUNICATIONS (SSCC 2015), 2015, 536 : 519 - 529
  • [37] Using Path Features for Hardware Trojan Detection Based on Machine Learning Techniques
    Yen, Chia-Heng
    Tsai, Jung-Che
    Wu, Kai-Chiang
    2023 24TH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN, ISQED, 2023, : 638 - 645
  • [38] Delay based hardware Trojan detection exploiting spatial correlations to suppress variations
    Esirci, Fatma Nur
    Bayrakci, Alp Arslan
    INTEGRATION-THE VLSI JOURNAL, 2023, 91 : 107 - 118
  • [39] Hardware Trojan Detection and Classification Based on Logic Testing Utilizing Steady State Learning
    Oya, Masaru
    Yanagisawa, Masao
    Togawa, Nozomu
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2018, E101A (12): : 2308 - 2319
  • [40] Detection and analysis of hardware trojan using scan chain method
    Rithesh, M.
    Ram, Bhargav B., V
    Harish, G.
    Yellampalli, Siva
    2015 19TH INTERNATIONAL SYMPOSIUM ON VLSI DESIGN AND TEST (VDAT), 2015,