Successive approximation pipelined ADC with one clock cycle conversion rate

被引:4
|
作者
Ren, S. [1 ]
Emmert, J. [1 ]
机构
[1] Wright State Univ, Dept Elect Engn, Dayton, OH 45435 USA
关键词
SAR ADC;
D O I
10.1049/el.2012.2586
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
An N-bit successive approximation pipelined (SAP) analogue-to-digital converter (ADC) with a conversion rate equal to the clock frequency is presented. The ADC implements the successive approximation algorithm using parallelism and pipelining to sample the input and generate an N-bit digital output at each clock cycle. The latency is N clock cycles. The requirement for the residue circuit (high frequency analogue subtract and multiply) between pipeline stages in traditional pipelined ADCs is eliminated, which significantly reduces the sensitivity to comparator offset and component mismatch. The combination of energy efficient SAR sub-circuits with conversion rate greater than 1.0 GHz when implemented in CMOS nanotechnology makes the SAP ADC an attractive option for high performance wireless and wire-line applications.
引用
收藏
页码:1254 / +
页数:2
相关论文
共 50 条
  • [1] A novel redundant pipelined successive approximation register ADC
    Fan, Hua
    Wei, Qi
    Qiao, Fei
    Yang, Huazhong
    IEICE ELECTRONICS EXPRESS, 2013, 10 (05):
  • [2] Design of an Improved Successive Approximation Type ADC using Multi bit per Cycle Algorithm for Conversion Rate Improvement
    Sinha, Aritra
    Sen, Sunit Kumar
    2014 INTERNATIONAL CONFERENCE ON CONTROL, INSTRUMENTATION, ENERGY & COMMUNICATION (CIEC), 2014, : 219 - 223
  • [3] Background bit-weight calibration in pipelined successive approximation register ADC
    Shen, Changsheng
    ELECTRONICS LETTERS, 2020, 56 (01) : 15 - 16
  • [4] 100 MS/s, 10-BIT ADC USING PIPELINED SUCCESSIVE APPROXIMATION
    Sarafi, Sahar
    Hadidi, Kheyrollah
    Abbaspour, Ebrahim
    Bin Aain, Abu Khari
    Abbaszadeh, Javad
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2014, 23 (05)
  • [5] Predictive Successive Approximation ADC
    Mitrovic, Jovan
    Zhang, Yiqiao
    Ignjatovic, Zeljko
    2018 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2018,
  • [6] PROGRESSIVE AND SUCCESSIVE APPROXIMATION SPEEDS ADC
    HEFTMAN, G
    ELECTRONIC DESIGN, 1980, 28 (07) : 30 - +
  • [7] Fault and diagnosis on a successive approximation ADC
    Marc, F
    Dallet, D
    Danto, Y
    IMTC/97 - IEEE INSTRUMENTATION & MEASUREMENT TECHNOLOGY CONFERENCE: SENSING, PROCESSING, NETWORKING, PROCEEDINGS VOLS 1 AND 2, 1997, : 1460 - 1463
  • [8] A LOW PO R DYNAMIC COMPARATOR FOR A 12-BIT PIPELINED SUCCESSIVE APPROXIMATION REGISTER (SAR) ADC
    Shylu, D. S.
    Jasmine, S.
    Jackuline, D.
    2018 4TH INTERNATIONAL CONFERENCE ON DEVICES, CIRCUITS AND SYSTEMS (ICDCS), 2018, : 339 - 342
  • [9] Design of Low-jitter Clock Duty Cycle Stabilizer in High-performance Pipelined ADC
    Zhang, Mingwen
    Yin, Yongsheng
    Deng, Honghui
    Chen, Hongmei
    2012 INTERNATIONAL CONFERENCE ON ANTI-COUNTERFEITING, SECURITY AND IDENTIFICATION (ASID), 2012,
  • [10] VARIABLE CLOCK RATE ADC
    LIPOMA, PC
    COMPUTER DESIGN, 1981, 20 (01): : 149 - 149