Design and simulation of a Torus topology for network on chip

被引:5
|
作者
Chang, Wu [1 ]
Li Yubai [1 ]
Song, Chai [1 ]
机构
[1] Univ Elect Sci & Technol China, Sch Commun & Informat Engn, DSP Lab, Chengdu 610054, Peoples R China
关键词
network on chip; Torus; route; System C; simulation;
D O I
10.1016/S1004-4132(08)60141-3
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
Aiming at the applications of NOC (network on chip) technology in rising scale and complexity on chip systems, a Torus structure and corresponding route algorithm for NOC is proposed. This Torus structure improves traditional Torus topology and redefines the denotations of the routers. Through redefining the router denotations and changing the original router locations, the Torus structure for NOC application is reconstructed. On the basis of this structure, a dead-lock and live-lock free route algorithm is designed according to dimension increase. System 0 is used to implement this structure and the route algorithm is simulated. In the four different traffic patterns, average, hotspot 13%, hotspot 67% and transpose, the average delay and normalization throughput of this Torus structure are evaluated. Then, the performance of delay and throughput between this Torus and Mesh structure is compared. The results indicate that this Torus structure is more Suitable for NOC applications.
引用
收藏
页码:694 / 701
页数:8
相关论文
共 50 条
  • [2] Design and simulation of a Torus structure and route algorithm for network on chip
    Wu, Chang
    Li, Yubai
    Chai, Song
    [J]. ASICON 2007: 2007 7TH INTERNATIONAL CONFERENCE ON ASIC, VOLS 1 AND 2, PROCEEDINGS, 2007, : 1289 - 1292
  • [3] Torus Topology based Fault-Tolerant Network-on-Chip Design with Flexible Spare Core Placement
    Bhanu, P. Veda
    Kulkarni, Pranav
    Soumya, J.
    Cenkeramaddi, Linga Reddy
    Idsoe, Henning
    [J]. 2018 14TH CONFERENCE ON PHD RESEARCH IN MICROELECTRONICS AND ELECTRONICS (PRIME 2018), 2018, : 97 - 100
  • [4] Design of Mesh & Torus Topologies for Network-on-Chip Application
    Bhople, Sonal S.
    Gaikwad, M. A.
    [J]. INTERNATIONAL JOURNAL OF COMPUTER SCIENCE AND NETWORK SECURITY, 2014, 14 (07): : 111 - 115
  • [5] Design And Implementation Of Mesh And Torus For Network on Chip Based System
    Sanju, V
    Chiplunkar, Niranjan
    [J]. 2015 INTERNATIONAL CONFERENCE ON TRENDS IN AUTOMATION, COMMUNICATIONS AND COMPUTING TECHNOLOGY (I-TACT-15), 2015,
  • [6] Leveraging Torus Topology with Deadlock Recovery for Cost-Efficient On-Chip Network
    Shin, Minjeong
    Kim, John
    [J]. 2011 IEEE 29TH INTERNATIONAL CONFERENCE ON COMPUTER DESIGN (ICCD), 2011, : 25 - 30
  • [7] Topology adaptive network-on-chip design and implementation
    Bartic, TA
    Mignolet, JY
    Nollet, V
    Marescaux, T
    Verkest, D
    Vernalde, S
    Lauwereins, R
    [J]. IEE PROCEEDINGS-COMPUTERS AND DIGITAL TECHNIQUES, 2005, 152 (04): : 467 - 472
  • [8] An Empirical Network-on-Chip Topology Design for Multicore Architectures
    Dongre, Sanskruti
    Joshi, Amit
    [J]. 2021 IEEE INTERNATIONAL CONFERENCE ON INTELLIGENT SYSTEMS, SMART AND GREEN TECHNOLOGIES (ICISSGT 2021), 2021, : 87 - 92
  • [9] Network on Chip Simulator : Design, Implementation and Comparison of Mesh, Torus and RiCoBiT Topologies
    Baby, Nikhil
    Mathew, Sangeetha
    Abraham, Sarah
    Ravindranath, Sampoorna
    Sanju, V
    [J]. PROCEEDINGS ON 2016 2ND INTERNATIONAL CONFERENCE ON NEXT GENERATION COMPUTING TECHNOLOGIES (NGCT), 2016, : 46 - 50
  • [10] Design of a 2D mesh-torus router for network on chip
    Salah, Yahia
    Atri, Mohamed
    Tourki, Rached
    [J]. 2007 IEEE INTERNATIONAL SYMPOSIUM ON SIGNAL PROCESSING AND INFORMATION TECHNOLOGY, VOLS 1-3, 2007, : 1142 - 1147