Power-Bandwidth Trade-off on TSV Array in 3D IC and TSV-RDL Junction Design Challenges

被引:0
|
作者
Yao, Wei [1 ]
Shi, Feng [1 ]
He, Lei [1 ]
Pan, Siming [2 ]
Achkir, Brice [2 ]
Li, Li [2 ]
机构
[1] Univ Calif Los Angeles, Los Angeles, CA 90024 USA
[2] Cisco Syst Inc, San Jose, CA 95134 USA
关键词
SILICON;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Through-silicon-via (TSV) enables vertical connectivity between stacked chips or interposer and is a key technology for three-dimensional (3D) ICs. In this paper, we study the signal integrity issues of TSV-based 3D IC with high-speed signaling based on 3D electromagnetic field solver and SPICE simulations. Unlike other existing works, our study focuses on an array of TSVs and includes power and bandwidth trade-off between different signaling and termination techniques, such as single-ended, differential and reduced-swing signaling. From our study, to achieve the best power efficiency, unterminated single-ended reduced-swing signaling should be applied, while terminated single-ended signaling can provide the maximum bandwidth. Beyond TSV, critical design challenges for the junction structure between TSVs and RDL traces are also revealed and analyzed. Result shows that at 20GHz, the fanout-like junction structure could cause more than 10dB return loss (S-11) degradation when changing TSV pitch from 50 mu m to 200 mu m and even contribute more insertion loss (S-21) than the TSV itself.
引用
收藏
页码:79 / 82
页数:4
相关论文
共 36 条
  • [21] Design of high gain, high bandwidth neural amplifier IC considering noise-power trade-off
    N. M. Laskar
    K. Guha
    S. Nath
    S. Chanda
    K. L. Baishnab
    P. K. Paul
    K. S. Rao
    [J]. Microsystem Technologies, 2021, 27 : 585 - 599
  • [22] Novel Adaptive Power Gating Strategy of TSV-Based Multi-Layer 3D IC
    Kim, Seungwon
    Kang, Seokhyung
    Han, Ki Jin
    Kim, Youngmin
    [J]. PROCEEDINGS OF THE SIXTEENTH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN (ISQED 2015), 2015, : 537 - 541
  • [23] Technology review of CNTs TSV in 3D IC and 2.5D packaging: Progress and challenges from an electrical viewpoint
    Abdullah, M. F.
    Lee, H. W.
    [J]. MICROELECTRONIC ENGINEERING, 2024, 290
  • [24] Power Integrity Design of Mobile 3D-IC Based on the Allocation of Optimal Number of TSV, BGA, and Via
    Kim, Hyunwoong
    Lee, Seonghi
    Park, Dongryul
    Son, Jungil
    Lee, Yongho
    Moon, Sungwook
    Kim, Jiseong
    Ahn, Seungyoung
    [J]. IEEE ELECTRICAL DESIGN OF ADVANCED PACKAGING AND SYSTEMS, EDAPS 2023, 2023,
  • [25] Power Integrity Modeling, Measurement and Analysis of Seven-Chip Stack for TSV-based 3D IC Integration
    Lee, Hui Min
    Liu, En-Xiao
    Samudra, G. S.
    Li, Er-Ping
    [J]. 2015 ASIA-PACIFIC INTERNATIONAL SYMPOSIUM ON ELECTROMAGNETIC COMPATIBILITY (APEMC), 2015, : 689 - 692
  • [26] Low-Cost and Low-Loss 3D Silicon Interposer for High Bandwidth Logic-to-Memory Interconnections without TSV in the Logic IC
    Sundaram, Venky
    Chen, Qiao
    Suzuki, Yuya
    Kumar, Gokul
    Liu, Fuhan
    Tummala, Rao
    [J]. 2012 IEEE 62ND ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2012, : 292 - 297
  • [27] Power and slew-aware clock network design for through-silicon-via (TSV) based 3D ICs
    School of Electrical and Computer Engineering, Georgia Institute of Technology, Atlanta, GA 30332, United States
    [J]. Proc Asia South Pac Des Autom Conf, 1600, (175-180):
  • [28] Design and analysis of jitter-aware low-power and high-speed TSV link for 3D ICs
    Beanato, Giulia
    Gharibdoust, Kiarash
    Cevrero, Alessandro
    De Micheli, Giovanni
    Leblebici, Yusuf
    [J]. MICROELECTRONICS JOURNAL, 2016, 48 : 50 - 59
  • [29] Power and Slew-aware Clock Network Design for Through-Silicon-Via (TSV) based 3D ICs
    Zhao, Xin
    Lim, Sung Kyu
    [J]. 2010 15TH ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE (ASP-DAC 2010), 2010, : 172 - 177
  • [30] Low-Power and Reliable Clock Network Design for Through-Silicon Via (TSV) Based 3D ICs
    Zhao, Xin
    Minz, Jacob
    Lim, Sung Kyu
    [J]. IEEE TRANSACTIONS ON COMPONENTS PACKAGING AND MANUFACTURING TECHNOLOGY, 2011, 1 (02): : 247 - 259