An all-digital phase-locked loop (ADPLL)-based clock recovery circuit

被引:34
|
作者
Hsu, TY [1 ]
Shieh, BJ [1 ]
Lee, CY [1 ]
机构
[1] Natl Chiao Tung Univ, Dept Elect Engn, Hsinchu 300, Taiwan
关键词
all-digital phase-locked loop (ADPLL); clock recovery; frequency synthesizer; phase-locked loop;
D O I
10.1109/4.777104
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A new algorithm for all-digital phase-locked loops (ADPLL) with fast acquisition and large pulling range is presented in this paper. Based on the proposed algorithm, portable cell-based implementations for clock recovery with functions of a frequency synthesizer and on-chip clock generator are completed by standard cell, These modules have been designed and verified on a 0.6-mu m CMOS process. Test results are summarized as follows: 1) the proposed ADPLL can satisfy full locked bandwidth and fast acquisition within one data transition; 2) the on-chip clack generator can generate any target clock rate f(clock); and 3) the function of nonreturn-to-zero clock recovery has a maximum f(clock)/4 recovering capability vith a locking range of (tau(input) + tau(input)/2), where tau(input) is the input period.
引用
收藏
页码:1063 / 1073
页数:11
相关论文
共 50 条
  • [41] A Low-Jitter All-Digital Phase-Locked Loop Using a Suppressive Digital Loop Filter
    Hsu, Hsuan-Jung
    Huang, Shi-Yu
    [J]. 2009 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION AND TEST (VLSI-DAT), PROCEEDINGS OF TECHNICAL PROGRAM, 2009, : 158 - 161
  • [42] Algorithms Based on All-Digital Phase-Locked Loop for Fast-locking and spur Free
    Xu, Wei
    Li, Wei
    [J]. PROCEEDINGS OF 2015 IEEE 11TH INTERNATIONAL CONFERENCE ON ASIC (ASICON), 2015,
  • [43] Design and Simulation of FPGA based All Digital phase locked loop (ADPLL)
    Edway, Shruti
    Manjunath, R. K.
    [J]. PROCEEDINGS OF THE 2017 3RD INTERNATIONAL CONFERENCE ON APPLIED AND THEORETICAL COMPUTING AND COMMUNICATION TECHNOLOGY (ICATCCT), 2017, : 259 - 263
  • [44] A CMOS implementation of controller based all digital phase locked loop (ADPLL)
    Balikai, Vikas
    Kittur, Harish
    [J]. CIRCUIT WORLD, 2021, 47 (01) : 71 - 85
  • [45] A Fast-Locking All-Digital Phase-Locked Loop With Dynamic Loop Bandwidth Adjustment
    Lin, Jung-Mao
    Yang, Ching-Yuan
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2015, 62 (10) : 2411 - 2422
  • [46] Quantization effects in all-digital phase-locked loops
    Madoglio, Paolo
    Zanuso, Marco
    Levantino, Salvatore
    Samori, Carlo
    Lacaita, Andrea L.
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2007, 54 (12) : 1120 - 1124
  • [47] Design of a digital FM demodulator based on a 2nd-order all-digital phase-locked loop
    Juan Pablo Martinez Brito
    Sergio Bampi
    [J]. Analog Integrated Circuits and Signal Processing, 2008, 57 : 97 - 105
  • [48] Design of a digital FM demodulator based on a 2nd-order all-digital phase-locked loop
    Martinez Brito, Juan Pablo
    Bampi, Sergio
    [J]. ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2008, 57 (1-2) : 97 - 105
  • [49] Design procedure for all-digital phase-locked loops based on a charge-pump phase-locked-loop analogy
    Kratyuk, Volodymyr
    Hanumolu, Pavan Kumar
    Moon, Un-Ku
    Mayaram, Kartikeya
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2007, 54 (03) : 247 - 251
  • [50] The design of an all-digital phase-locked loop with small DCO hardware and fast phase lock
    Chiang, JS
    Chen, KY
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 1999, 46 (07) : 945 - 950