A note on "flipping structure: An efficient VLSI architecture for lifting-based discrete wavelet transform"

被引:18
|
作者
Xiong, CY [1 ]
Tian, JW
Liu, H
机构
[1] Huazhong Univ Sci & Technol, Inst Pattern Recognit & Artificial Intelligence, Key Lab Educ Minist Image Proc & Intelligent Cont, Wuhan 430074, Peoples R China
[2] S Ctr Univ Nationalit, Coll Elect Informat Engn, Wuhan 430074, Peoples R China
关键词
discrete wavelet transform; flipping structure; lifting scheme; parallel;
D O I
10.1109/TSP.2006.872538
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A flipping structure for the discrete wavelet transform (DWT) was proposed by Huang et al., which aimed at shortening the critical path of the lifting-based one-dimensional (I-D) architecture and reducing the number of pipeline register used in 1-D architecture as well as the size of temporal buffer (TB) required in the line-based two-dimensional (2-D) architecture. In this paper, we explore the intrinsic relationship between the size of TB required in the line-based architecture for 2-D DWT (LBA2DDWT) and the number of registers used in a I-D DWT module, and present a modified view on this issue that has been proposed by Huang et al. An improved method of mapping the registers used in 1-D DWT architecture to the TB required in LBA2DDWT is presented, which reduces more efficiently the size of memory required in LBA2DDWT than Huang's method. A parallel-based lifting scheme (PLS) for DWT and its VLSI architecture are presented. The proposed PLS of DWT not only reduces efficiently the critical path but also results in the equality of the forward discrete wavelet transform and inverse discrete wavelet transform implementations. Compared with Huang's method, the proposed PLS is more efficient in reducing critical path and/or the number of registers of VLSI implementation for 1-D DWT, and it can be concluded that the flipping structure of DWT is a special case of the PLS-based implementation.
引用
收藏
页码:1910 / 1916
页数:7
相关论文
共 50 条
  • [21] Efficient implementation of lifting-based discrete wavelet transform
    Liao, HY
    Mandal, MK
    Cockburn, R
    [J]. ELECTRONICS LETTERS, 2002, 38 (18) : 1010 - 1012
  • [22] An Efficient Architecture for 2-D Lifting-based Discrete Wavelet Transform
    Yu, Pingping
    Yao, Suying
    Xu, Jiangtao
    [J]. ICIEA: 2009 4TH IEEE CONFERENCE ON INDUSTRIAL ELECTRONICS AND APPLICATIONS, VOLS 1-6, 2009, : 3658 - 3661
  • [23] Efficient VLSI architecture of lifting-based wavelet packet transform for audio and speech applications
    Wang, Chao
    Gan, Woon Seng
    [J]. 2006 IEEE INTERNATIONAL CONFERENCE ON ACOUSTICS, SPEECH AND SIGNAL PROCESSING, VOLS 1-13, 2006, : 3391 - 3394
  • [24] A Memory-Efficient Scalable Architecture for Lifting-Based Discrete Wavelet Transform
    Hu, Yusong
    Jong, Ching Chuen
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2013, 60 (08) : 502 - 506
  • [25] Pipelined Lifting-based VLSI Architecture for Two-dimensional Inverse Discrete Wavelet Transform
    Koko, Ibrahim Saeed
    Agustiawan, Herman
    [J]. ICCEE 2008: PROCEEDINGS OF THE 2008 INTERNATIONAL CONFERENCE ON COMPUTER AND ELECTRICAL ENGINEERING, 2008, : 692 - 700
  • [26] Efficient parallel architecture for lifting-based two-dimensional discrete wavelet transform
    Xiong, CY
    Tian, JW
    Liu, J
    [J]. PROCEEDINGS OF 2005 IEEE INTERNATIONAL WORKSHOP ON VLSI DESIGN AND VIDEO TECHNOLOGY, 2005, : 75 - 78
  • [27] Efficient Architecture for Adaptive Directional Lifting-Based Wavelet Transform
    Yin, Zan
    Zhang, Li
    Shi, Guangming
    [J]. VISUAL COMMUNICATIONS AND IMAGE PROCESSING 2010, 2010, 7744
  • [28] VLSI architecture for 2-D 3-level lifting-based discrete wavelet transform
    Chen, PY
    [J]. IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2004, E87A (01) : 275 - 279
  • [29] Dual-Scan Parallel Flipping Architecture for a Lifting-Based 2-D Discrete Wavelet Transform
    Darji, Anand
    Agrawal, Shubham
    Oza, Ankit
    Sinha, Vipul
    Verma, Aditya
    Merchant, S. N.
    Chandorkar, A. N.
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2014, 61 (06) : 433 - 437
  • [30] Memory-efficient architecture of 2-D lifting-based discrete wavelet transform
    Hsia, Chih-Hsien
    Li, Wei-Ming
    Chiang, Jen-Shiun
    [J]. JOURNAL OF THE CHINESE INSTITUTE OF ENGINEERS, 2011, 34 (05) : 629 - 643