Power Efficient, FPGA Implementations of Transform Algorithms for Radar-Based Digital Receiver Applications

被引:11
|
作者
McKeown, Stephen [1 ]
Woods, Roger [2 ]
机构
[1] Queens Univ Belfast, Belfast BT3 9DT, Antrim, North Ireland
[2] Queens Univ Belfast, Inst Elect Commun & Informat Technol ECIT, Belfast BT3 9DT, Antrim, North Ireland
基金
英国工程与自然科学研究理事会;
关键词
Algorithm design; DSP; FFT; FPGA; locality; DESIGN;
D O I
10.1109/TII.2012.2220371
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
A key challenge in defense and security systems is to implement functionality within a power budget. We show how data bandwidth redundancy and the need to change performance is exploited to achieve power efficient, field programmable gate array realizations with improved sampling rates. A unified methodology is given for the implementation of a key function, the fast Fourier transform, for a Radar-based digital receiver. Locality of data, temporal and spatial resource usage are examined from first principles, leading to an algorithmic approach that demonstrates substantial industrial benefits in terms of power, performance and resource usage. A power saving of 18% is achieved over a Cooley Tukey design with a 100% speed improvement; the work is extended to other cyclical fast algorithms.
引用
收藏
页码:1591 / 1600
页数:10
相关论文
共 50 条
  • [21] Implement of Efficient Channelized Receiver Based on FPGA
    Zhang Wenxu
    Zhang Jing
    Zhang Chunjie
    2011 7TH INTERNATIONAL CONFERENCE ON WIRELESS COMMUNICATIONS, NETWORKING AND MOBILE COMPUTING (WICOM), 2011,
  • [22] IMPLEMENTATION OF A VERILOG-BASED DIGITAL RECEIVER FOR 2.4 GHz ZIGBEE APPLICATIONS ON FPGA
    Ahmad, Rafidah
    Sidek, Othman
    Mohd, Shukri Korakkottil Kunhi
    JOURNAL OF ENGINEERING SCIENCE AND TECHNOLOGY, 2014, 9 (01): : 136 - 153
  • [23] Power Distribution System Design for a FPGA-based Ground-Penetrating Radar Receiver
    Yu Huimin
    Fang Guangyou
    2009 ASIA-PACIFIC POWER AND ENERGY ENGINEERING CONFERENCE (APPEEC), VOLS 1-7, 2009, : 2262 - 2265
  • [24] Optimized Continuous Wavelet Transform Algorithm Architecture and Implementation on FPGA for Motion Artifact Rejection in Radar-Based Vital Signs Monitoring
    Obadi, Ameen Bin
    Zeghid, Medien
    Kan, Phak Len Eh
    Soh, Ping Jack
    Mercuri, Marco
    Aldayel, Omar
    IEEE ACCESS, 2022, 10 : 126767 - 126786
  • [25] Digital down converter based on Walsh transform for digital receiver
    Bai Liyun
    Wen Biyang
    PROCEEDINGS OF 2007 INTERNATIONAL WORKSHOP ON SIGNAL DESIGN AND ITS APPLICATIONS IN COMMUNICATIONS, 2007, : 219 - +
  • [26] A Highly Efficient Digital Down Converter in Wide Band Digital Radar Receiver
    Pang, Long
    Zhu, Bocheng
    Chen, He
    Xie, Yizhuang
    PROCEEDINGS OF 2012 IEEE 11TH INTERNATIONAL CONFERENCE ON SIGNAL PROCESSING (ICSP) VOLS 1-3, 2012, : 1795 - +
  • [27] Investigation on radar-based applications for mini-UAS and MAVs
    Scannapieco, Antonio F.
    Renga, Alfredo
    Moccia, Antonio
    2016 17TH INTERNATIONAL RADAR SYMPOSIUM (IRS), 2016,
  • [28] OTMS: A Novel Radar-Based Mapping System for Automotive Applications
    Bode, Justin
    Munir, Arslan
    2020 IEEE 17TH ANNUAL CONSUMER COMMUNICATIONS & NETWORKING CONFERENCE (CCNC 2020), 2020,
  • [29] Algorithms and architectures for use in FPGA implementations of identity based encryption schemes
    Kerins, T
    Popovici, E
    Marnane, W
    FIELD-PROGRAMMABLE LOGIC AND APPLICATIONS, PROCEEDINGS, 2004, 3203 : 74 - 83
  • [30] Ensemble Radar-Based Rainfall Forecasts for Urban Hydrological Applications
    Codo, Mayra
    Rico-Ramirez, Miguel A.
    GEOSCIENCES, 2018, 8 (08)