Power Efficient, FPGA Implementations of Transform Algorithms for Radar-Based Digital Receiver Applications

被引:11
|
作者
McKeown, Stephen [1 ]
Woods, Roger [2 ]
机构
[1] Queens Univ Belfast, Belfast BT3 9DT, Antrim, North Ireland
[2] Queens Univ Belfast, Inst Elect Commun & Informat Technol ECIT, Belfast BT3 9DT, Antrim, North Ireland
基金
英国工程与自然科学研究理事会;
关键词
Algorithm design; DSP; FFT; FPGA; locality; DESIGN;
D O I
10.1109/TII.2012.2220371
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
A key challenge in defense and security systems is to implement functionality within a power budget. We show how data bandwidth redundancy and the need to change performance is exploited to achieve power efficient, field programmable gate array realizations with improved sampling rates. A unified methodology is given for the implementation of a key function, the fast Fourier transform, for a Radar-based digital receiver. Locality of data, temporal and spatial resource usage are examined from first principles, leading to an algorithmic approach that demonstrates substantial industrial benefits in terms of power, performance and resource usage. A power saving of 18% is achieved over a Cooley Tukey design with a 100% speed improvement; the work is extended to other cyclical fast algorithms.
引用
收藏
页码:1591 / 1600
页数:10
相关论文
共 50 条
  • [1] An FPGA based digital radar receiver for Soft Radar
    Walke, RL
    Dudley, J
    Sadler, D
    CONFERENCE RECORD OF THE THIRTY-FOURTH ASILOMAR CONFERENCE ON SIGNALS, SYSTEMS & COMPUTERS, 2000, : 73 - 77
  • [2] FPGA based IF Digital Receiver for the PARSAX - Polarimetric Agile Radar
    Wang, Zongbo
    Krasnov, Oleg A.
    Ligthart, Leo P.
    van der Zwan, Fred
    18TH INTERNATIONAL CONFERENCE ON MICROWAVES, RADAR AND WIRELESS COMMUNICATIONS (MIKON-2010), VOL 1 AND VOL 2, 2010,
  • [3] A FPGA-based Energy-Efficient Processor for Radar-based Continuous Fall Detection
    Chen, Juhua
    Yang, Linxin
    Ye, Wenbin
    2024 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, ISCAS 2024, 2024,
  • [4] COMPUTATIONAL ALGORITHMS FOR A PSEUDOBAYES DIGITAL RADAR RECEIVER
    MCLENDON, JR
    SAGE, AP
    IEEE TRANSACTIONS ON AEROSPACE AND ELECTRONIC SYSTEMS, 1970, AES6 (06) : 815 - &
  • [5] FPGA design on saturation correction in radar digital IF receiver
    Yao, ZD
    Zhang, FG
    2005 6TH INTERNATIONAL CONFERENCE ON ASIC PROCEEDINGS, BOOKS 1 AND 2, 2005, : 695 - 698
  • [6] FPGA Accelerator for Radar-Based Human Activity Recognition
    Long, Kangjie
    Rao, Chaolin
    Zhang, Xiangyu
    Ye, Wenbin
    Lou, Xin
    2022 IEEE INTERNATIONAL CONFERENCE ON ARTIFICIAL INTELLIGENCE CIRCUITS AND SYSTEMS (AICAS 2022): INTELLIGENT TECHNOLOGY IN THE POST-PANDEMIC ERA, 2022, : 391 - 394
  • [7] IMPROVED ALGORITHMS FOR RADAR-BASED RECONSTRUCTION OF ASTEROID SHAPES
    Greenberg, Adam H.
    Margot, Jean-Luc
    ASTRONOMICAL JOURNAL, 2015, 150 (04):
  • [8] A mathematical modeling and FPGA-based digital receiver in a continuous wave Doppler radar
    Kovachev, DM
    Georgieva, NG
    27th International Spring Seminar on Electronics Technology, Books 1-3, Conference Proceedings: MEETING THE CHALLENGES OF ELECTRONICS TECHNOLOGY PROGRESS, 2004, : 221 - 225
  • [9] FPGA Based Hardware Architectures for Iterative Algorithms Implementations
    Belean, Bogdan
    Borda, Monica
    Bot, Adrian
    2013 36TH INTERNATIONAL CONFERENCE ON TELECOMMUNICATIONS AND SIGNAL PROCESSING (TSP), 2013, : 751 - 754
  • [10] Implementation of Radar-based Breathing Disorder Recognition Using FPGA
    Feng, Chen
    Zhao, Heng
    Liu, Qian
    Hong, Hong
    Gu, Chen
    Zhu, Xiaohua
    2019 IEEE MTT-S INTERNATIONAL MICROWAVE BIOMEDICAL CONFERENCE (IMBIOC 2019), 2019,