Core Test Wrapper Design to Reduce Test Application Time for Modular SoC Testing

被引:2
|
作者
Yi, Hyunbean [1 ]
Kundu, Sandip [1 ]
机构
[1] Univ Massachusetts, Amherst, MA 01003 USA
关键词
D O I
10.1109/DFT.2008.13
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Conventional test access mechanism (TAM) and test wrappers of complex System-on-Chip (SoC) designs do not adequately utilize the system resources available in the functional mode of operation. With the advent of Network-on-Chip (NoC), the internal data transaction bandwidth hay risen dramatically. This increase does not automatically translate to benefits during test. In this paper, we present a core test wrapper which takes advantages of the functional interconnect bandwidth to improve test application efficiency. Experimental results clearly demonstrate the benefit of the proposed approach in improving test application time.
引用
收藏
页码:412 / 420
页数:9
相关论文
共 50 条
  • [41] Optimization of NoC wrapper design under bandwidth and test time constraints
    Hussin, Fawnizu Azmadi
    Yoneda, Tomokazu
    Fujiwara, Hideo
    ETS 2007: 12TH IEEE EUROPEAN TEST SYMPOSIUM, PROCEEDINGS, 2007, : 35 - +
  • [42] Design of an Interface Test Adapter for Sequential Testing of Transient Voltage Suppressor Diodes to Reduce Test Cycle Time
    Malabanan, Francis
    Abu, Patricia Angela
    Oppus, Carlos
    Reyes, Rosula
    2022 8TH INTERNATIONAL CONFERENCE ON AUTOMATION, ROBOTICS AND APPLICATIONS (ICARA 2022), 2022, : 176 - 180
  • [43] Design of an Interface Test Adapter for Sequential Testing of Transient Voltage Suppressor Diodes to Reduce Test Cycle Time
    Malabanan, Francis
    Angela, Abu Patricia
    Oppus, Carlos
    Reyes, Rosula
    PROCEEDINGS OF THE 2019 IEEE EURASIA CONFERENCE ON IOT, COMMUNICATION AND ENGINEERING (ECICE), 2019, : 390 - 393
  • [44] SoC design and test considerations
    Schrader, M
    McConnell, R
    DESIGNERS FORUM: DESIGN, AUTOMATION AND TEST IN EUROPE CONFERENCE AND EXHIBITION, 2003, : 202 - 207
  • [45] Design of reconfigurable access wrappers for embedded core based SoC test
    Koranne, S
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2003, 11 (05) : 955 - 960
  • [46] Design of reconfigurable access wrappers for embedded core based SOC test
    Koranne, S
    PROCEEDING OF THE 2002 3RD INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN, 2002, : 106 - 111
  • [47] Integrating core selection in the SOC test solution design-flow
    Larsson, E
    INTERNATIONAL TEST CONFERENCE 2004, PROCEEDINGS, 2004, : 1349 - 1358
  • [48] A design of VoWLAN phone SoC and the development of the application test board
    So, WS
    Kang, HS
    Hwang, IK
    Koo, GJ
    Kim, DH
    Kim, DY
    Kim, DY
    Proceedings of the Fourth IASTED International Conference on Communications, Internet, and Information Technology, 2005, : 351 - 354
  • [49] Concurrent core testing for SOC using merged test set and scan tree
    Zeng, G
    Ito, H
    IEICE TRANSACTIONS ON INFORMATION AND SYSTEMS, 2006, E89D (03): : 1157 - 1164
  • [50] Indirect test architecture for SoC testing
    Nahvi, M
    Ivanov, A
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2004, 23 (07) : 1128 - 1142