A Parallel Hardware Architecture for Real-Time Object Detection with Support Vector Machines

被引:57
|
作者
Kyrkou, Christos [1 ]
Theocharides, Theocharis [1 ]
机构
[1] Univ Cyprus, CY-1678 Nicosia, Cyprus
关键词
Field programmable gate array (FPGA); support vector machines; object detection; parallel architecture;
D O I
10.1109/TC.2011.113
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Object detection applications are often associated with real-time performance constraints that stem from the embedded environment that they are often deployed in. Consequently, researchers have proposed dedicated hardware architectures, utilizing a variety of classification algorithms targeting object detection. Support Vector Machines (SVMs) is among the most popular classification algorithms used in object detection yielding high accuracy rates. However, existing SVM hardware implementations attempting to speed up SVM classification, have either targeted only simple applications, or SVM training. As such, there are limited proposed hardware architectures that are generic enough to be used in a variety of object detection applications. Hence, this paper presents a parallel array architecture for SVM-based object detection, in an attempt to show the advantages, and performance benefits that stem from a dedicated hardware solution. The proposed hardware architecture provides parallel processing, resource sharing among the processing units, and efficient memory management. Furthermore, the size of the array is scalable to the hardware demands, and can also handle a variety of applications such as multiclass classification problems. A prototype of the proposed architecture was implemented on an FPGA platform and evaluated using three popular detection applications, demonstrating real-time performance (40-122 fps for a variety of applications).
引用
收藏
页码:831 / 842
页数:12
相关论文
共 50 条
  • [31] A parallel and scalable digital architecture for training support vector machines
    Kuikang CAOHaibin SHENHuafeng CHEN Institute of VLSI DesignZhejiang UniversityHangzhou China Zhejiang University of Media and CommunicationsHangzhou China
    Journal of Zhejiang University-Science C(Computers & Electronics), 2010, 11 (08) : 620 - 628
  • [32] A parallel and scalable digital architecture for training support vector machines
    Cao, Kui-kang
    Shen, Hai-bin
    Chen, Hua-feng
    JOURNAL OF ZHEJIANG UNIVERSITY-SCIENCE C-COMPUTERS & ELECTRONICS, 2010, 11 (08): : 620 - 628
  • [33] An FPGA-based Parallel Hardware Architecture for Real-time Face Detection using a Face Certainty Map
    Jin, Seunghun
    Kim, Dongkyun
    Nguyen, Thuy Tuong
    Jun, Bongjin
    Kim, Daijin
    Jeon, Jae Wook
    2009 20TH IEEE INTERNATIONAL CONFERENCE ON APPLICATION-SPECIFIC SYSTEMS, ARCHITECTURES AND PROCESSORS, 2009, : 61 - +
  • [34] Real-time particle filter based on data fusion with support vector machines
    Jiang W.
    Yi G.-X.
    Zeng Q.-S.
    Xi Tong Gong Cheng Yu Dian Zi Ji Shu/Systems Engineering and Electronics, 2010, 32 (06): : 1334 - 1338
  • [35] Towards Real-Time Sorting of Recyclable Goods Using Support Vector Machines
    House, Bryan W.
    Capson, David W.
    Schuurman, Derek C.
    2011 IEEE INTERNATIONAL SYMPOSIUM ON SUSTAINABLE SYSTEMS AND TECHNOLOGY (ISSST), 2011,
  • [36] Hardware architecture for real-time distance transform
    Takala, JH
    Viitanen, JO
    Saarinen, JPP
    ICASSP '99: 1999 IEEE INTERNATIONAL CONFERENCE ON ACOUSTICS, SPEECH, AND SIGNAL PROCESSING, PROCEEDINGS VOLS I-VI, 1999, : 1957 - 1960
  • [37] A Reconfigurable Neural Architecture for EdgeCloud Collaborative Real-Time Object Detection
    Lee, Joo Chan
    Kim, Yongwoo
    Moon, Sungtae
    Ko, Jong Hwan
    IEEE INTERNET OF THINGS JOURNAL, 2022, 9 (23) : 23390 - 23404
  • [38] A fully pipelined and parallel hardware architecture for real-time BRISK salient point extraction
    Ehsan Azimi
    Alireza Behrad
    Mohammad Bagher Ghaznavi-Ghoushchi
    Jamshid Shanbehzadeh
    Journal of Real-Time Image Processing, 2019, 16 : 1859 - 1879
  • [39] A fully pipelined and parallel hardware architecture for real-time BRISK salient point extraction
    Azimi, Ehsan
    Behrad, Alireza
    Ghaznavi-Ghoushchi, Mohammad Bagher
    Shanbehzadeh, Jamshid
    JOURNAL OF REAL-TIME IMAGE PROCESSING, 2019, 16 (05) : 1859 - 1879
  • [40] A HIGHLY PARALLEL ARCHITECTURE FOR REAL-TIME COLLISION DETECTION IN FLIGHT SIMULATION
    BICKERSTAFF, MA
    HELLESTRAND, GR
    COMPUTERS & GRAPHICS, 1991, 15 (03) : 355 - 363