Abnormal hysteresis formation in hump region after positive gate bias stress in low-temperature poly-silicon thin film transistors

被引:4
|
作者
Tu, Hong-Yi [1 ]
Chang, Ting-Chang [2 ]
Tsao, Yu-Ching [2 ]
Tai, Mao-Chou [3 ]
Tsai, Yu-Lin [2 ]
Huang, Shin-Ping [3 ]
Zheng, Yu-Zhe [1 ]
Wang, Yu-Xuan [4 ]
Lin, Chih-Chih [1 ]
Kuo, Chuan-Wei [1 ]
Tsai, Tsung-Ming [1 ]
Wu, Chia-Chuan [3 ]
Chien, Ya-Ting [1 ]
Huang, Hui-Chun [1 ]
机构
[1] Natl Sun Yat Sen Univ, Dept Mat & Optoelect Sci, Kaohsiung 80424, Taiwan
[2] Natl Sun Yat Sen Univ, Dept Phys, Kaohsiung 80424, Taiwan
[3] Natl Sun Yat Sen Univ, Dept Photon, Kaohsiung 80424, Taiwan
[4] Natl Chiao Tung Univ, Dept Elect Engn, Hsinchu 300, Taiwan
关键词
low-temperature polycrystalline-silicon thin-film transistor; dual sweep operation; abnormal hump; hysteresis; POLYCRYSTALLINE SILICON; AMOLED DISPLAY; ENHANCEMENT;
D O I
10.1088/1361-6463/ab9918
中图分类号
O59 [应用物理学];
学科分类号
摘要
Degradation in low-temperature polycrystalline-silicon thin-film transistors after electrical stress was thoroughly investigated in this work. Main channel degradation, abnormal hump generation and hysteresis appearing in the hump region can be observed after positive bias stress. Furthermore, the difference in subthreshold swing (SS) values between forward/reverse sweep is observed. The electron trapping into the gate insulator (GI) dominates the main degradation and the hump generation. Additionally, the difference in SS values which appears in the hump region is attributed to the interface traps and the hysteresis is caused by electron trapping/detrapping into GI.
引用
收藏
页数:6
相关论文
共 50 条
  • [41] Flexible low-temperature polycrystalline silicon thin-film transistors
    Chang, T-C
    Tsao, Y-C
    Chen, P-H
    Tai, M-C
    Huang, S-P
    Su, W-C
    Chen, G-F
    MATERIALS TODAY ADVANCES, 2020, 5
  • [42] Effects of Channel Type and Doping on Hysteresis in Low-Temperature Poly-Si Thin-Film Transistors
    Lee, Jaeseob
    Choi, Byoungdeog
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2018, 65 (03) : 986 - 994
  • [43] LOW-TEMPERATURE POLYCRYSTALLINE SILICON THIN-FILM TRANSISTORS FOR DISPLAYS
    HSEIH, BC
    HATALIS, MK
    GREVE, DW
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 1988, 35 (11) : 1842 - 1845
  • [44] LOW-TEMPERATURE OPERATION OF POLYCRYSTALLINE SILICON THIN-FILM TRANSISTORS
    MORI, H
    HATA, K
    HASHIMOTO, T
    WU, IW
    LEWIS, AG
    KOYANAGI, M
    JAPANESE JOURNAL OF APPLIED PHYSICS PART 1-REGULAR PAPERS SHORT NOTES & REVIEW PAPERS, 1991, 30 (12B): : 3710 - 3714
  • [45] Device characteristics of a poly-silicon thin film transistor fabricated by MILC at low temperature
    Lee, SW
    Lee, BI
    Ihn, TH
    Kim, TK
    Kang, YT
    Joo, SK
    FLAT PANEL DISPLAY MATERIALS II, 1997, 424 : 195 - 200
  • [46] Low temperature poly-silicon thin film directly deposited by ICP-CVD
    Peng, I-Hsuan
    Wang, Liang-Tang
    Huang, Chin-Jen
    Chen, Yu-Hung
    Chang, Jung-Fang
    Wu, Jian-Shu
    Luo, Yih-Rong
    Chen, Chi-Lin
    Wang, Ming-Chan
    IDMC 05: PROCEEDINGS OF THE INTERNATIONAL DISPLAY MANUFACTURING CONFERENCE 2005, 2005, : 492 - 493
  • [47] A Two-Stage Degradation Model of p-Channel Low-Temperature Poly-Si Thin-Film Transistors Under Positive Bias Temperature Stress
    Lu, Xiaowei
    Wang, Mingxiang
    Wong, Man
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2011, 58 (10) : 3501 - 3505
  • [48] Dynamic negative bias temperature instability (NBTI) of low-temperature polycrystalline silicon (LTPS) thin-film transistors
    Liao, J. C.
    Fang, Y. K.
    Kao, C. H.
    Cheng, C. Y.
    IEEE ELECTRON DEVICE LETTERS, 2008, 29 (05) : 477 - 479
  • [49] Elimination of the Hump Current of P-Channel Polycrystalline Silicon Thin-Film Transistor After Positive Bias Stress
    Wei, Yiran
    Zhang, Dongli
    Wang, Mingxiang
    2018 25TH IEEE INTERNATIONAL SYMPOSIUM ON THE PHYSICAL AND FAILURE ANALYSIS OF INTEGRATED CIRCUITS (IPFA), 2018,
  • [50] Drain Bias Stress-Induced Degradation in Amorphous Silicon Thin Film Transistors with Negative Gate Bias
    Zhou, Dapeng
    Wang, Mingxiang
    Lu, Xiaowei
    Zhou, Jie
    2011 18TH IEEE INTERNATIONAL SYMPOSIUM ON THE PHYSICAL AND FAILURE ANALYSIS OF INTEGRATED CIRCUITS (IPFA), 2011,