Abnormal hysteresis formation in hump region after positive gate bias stress in low-temperature poly-silicon thin film transistors

被引:4
|
作者
Tu, Hong-Yi [1 ]
Chang, Ting-Chang [2 ]
Tsao, Yu-Ching [2 ]
Tai, Mao-Chou [3 ]
Tsai, Yu-Lin [2 ]
Huang, Shin-Ping [3 ]
Zheng, Yu-Zhe [1 ]
Wang, Yu-Xuan [4 ]
Lin, Chih-Chih [1 ]
Kuo, Chuan-Wei [1 ]
Tsai, Tsung-Ming [1 ]
Wu, Chia-Chuan [3 ]
Chien, Ya-Ting [1 ]
Huang, Hui-Chun [1 ]
机构
[1] Natl Sun Yat Sen Univ, Dept Mat & Optoelect Sci, Kaohsiung 80424, Taiwan
[2] Natl Sun Yat Sen Univ, Dept Phys, Kaohsiung 80424, Taiwan
[3] Natl Sun Yat Sen Univ, Dept Photon, Kaohsiung 80424, Taiwan
[4] Natl Chiao Tung Univ, Dept Elect Engn, Hsinchu 300, Taiwan
关键词
low-temperature polycrystalline-silicon thin-film transistor; dual sweep operation; abnormal hump; hysteresis; POLYCRYSTALLINE SILICON; AMOLED DISPLAY; ENHANCEMENT;
D O I
10.1088/1361-6463/ab9918
中图分类号
O59 [应用物理学];
学科分类号
摘要
Degradation in low-temperature polycrystalline-silicon thin-film transistors after electrical stress was thoroughly investigated in this work. Main channel degradation, abnormal hump generation and hysteresis appearing in the hump region can be observed after positive bias stress. Furthermore, the difference in subthreshold swing (SS) values between forward/reverse sweep is observed. The electron trapping into the gate insulator (GI) dominates the main degradation and the hump generation. Additionally, the difference in SS values which appears in the hump region is attributed to the interface traps and the hysteresis is caused by electron trapping/detrapping into GI.
引用
收藏
页数:6
相关论文
共 50 条
  • [1] Investigation of the instability of low-temperature poly-silicon thin film transistors under a negative bias temperature stress
    Yu-Mi Kim
    Kwang-Seok Jeong
    Ho-Jin Yun
    Seung-Dong Yang
    Sang-Youl Lee
    Hi-Deok Lee
    Ga-Won Lee
    Electronic Materials Letters, 2013, 9 : 13 - 16
  • [2] Investigation of the instability of low-temperature poly-silicon thin film transistors under a negative bias temperature stress
    Kim, Yu-Mi
    Jeong, Kwang-Seok
    Yun, Ho-Jin
    Yang, Seung-Dong
    Lee, Sang-Youl
    Lee, Hi-Deok
    Lee, Ga-Won
    ELECTRONIC MATERIALS LETTERS, 2013, 9 : 13 - 16
  • [3] Highly Heat Resistive Al-alloy Thin Film for Gate Interconnections of Low-Temperature Poly-Silicon Thin Film Transistors
    Kugimiya, Toshihiro
    Okuno, Hiroyuki
    Aya, Miki
    IDW'11: PROCEEDINGS OF THE 18TH INTERNATIONAL DISPLAY WORKSHOPS, VOLS 1-3, 2011, : 1739 - 1742
  • [4] Statistical study on the states in the low-temperature poly-silicon films with thin film transistors
    Huang, Shih-Che
    Chou, Yen-Pang
    Tai, Ya-Hsiang
    THIN SOLID FILMS, 2006, 515 (03) : 1210 - 1213
  • [5] Fabrication and characterization of excimer laser crystallized double-gate low-temperature poly-silicon thin film transistors
    Tsai, Chun-Chien
    Wei, Kai-Fang
    Lee, Yao-Jen
    Lee, I-Che
    Chen, Hsu-Hsin
    Wang, Jyh-Liang
    Chen, Hsai-Wei
    Cheng, Huang-Chung
    IDMC'07: PROCEEDINGS OF THE INTERNATIONAL DISPLAY MANUFACTURING CONFERENCE 2007, 2007, : 529 - +
  • [6] Hot carrier effect in low-temperature poly-silicon p-channel thin-film transistors
    Nakagawa, H
    Yano, H
    Hatayama, T
    Uraoka, Y
    Fuyuki, T
    Morita, Y
    POLYCRYSTALLINE SEMICONDUCTORS VII, PROCEEDINGS, 2003, 93 : 31 - 36
  • [7] Scanning rapid thermal annealing process for low temperature poly-silicon thin film transistors
    Kim, TK
    Kim, GB
    Yoon, YG
    Kim, CH
    Lee, BI
    Joo, SK
    ADVANCES IN RAPID THERMAL PROCESSING, 1999, 99 (10): : 285 - 290
  • [8] The time response for the low-temperature poly-silicon thin-film transistors to x-ray irradiation pulse
    Tai, Ya-Hsiang
    Yeh, Shan
    Chen, Wei-Lin
    Chang, Ting-Chang
    SEMICONDUCTOR SCIENCE AND TECHNOLOGY, 2021, 36 (04)
  • [9] Formation of Hump Effect Due to Top-Gate Bias Stress in Organic Thin-Film Transistors
    Chen, Hong-Chih
    Chen, Guan-Fu
    Huang, Shin-Ping
    Chang, Ting-Chang
    Chen, Po-Hsun
    Chen, Jian-Jie
    Kuo, Chuan-Wei
    Zhou, Kuan-Ju
    Hung, Yang-Hao
    Tsao, Yu-Ching
    Chu, An-Kuo
    Huang, Hui-Chun
    Lai, Wei-Chih
    IEEE ELECTRON DEVICE LETTERS, 2019, 40 (12) : 1941 - 1944
  • [10] High-performance top and bottom double-gate low-temperature poly-silicon thin film transistors fabricated by excimer laser crystallization
    Tsai, Chun-Chien
    Lee, Yao-Jen
    Wang, Jyh-Liang
    Wei, Kai-Fang
    Lee, I-Che
    Chen, Chih-Chung
    Cheng, Huang-Chung
    SOLID-STATE ELECTRONICS, 2008, 52 (03) : 365 - 371