The hardware implementation of a generic fuzzy rule processor

被引:0
|
作者
Qiu, B [1 ]
Woon, PL [1 ]
机构
[1] Monash Univ, Sch Comp Sci & Software Engn, Clayton, Vic 3168, Australia
关键词
D O I
暂无
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
In this paper, the hardware design and implementation of a generic fuzzy processor is described. The processor allows the user to choose from a larger range of inference and defuzzification methods. The number of inputs and outputs was limited to 3, with a width of 8-bits for each. Rule base size and the number of inferences that can be performed per second were not a critical factor as larger and faster specifications will simply increase the end cost. Design:and simulation using Altera's Max+plus2 programmable logic development software was then conducted, and verified correct operation. The generic fuzzy processor was ultimately realised via construction using Altera FLEX 8000 FPGAs.
引用
收藏
页码:1343 / 1346
页数:4
相关论文
共 50 条
  • [1] Hardware implementation of a generic fuzzy rule processor
    Qiu, Bin
    Woon, Pak L.
    International Conference on Signal Processing Proceedings, ICSP, 1998, 2 : 1343 - 1346
  • [2] Hardware implementation of a nonlinear processor
    Jain, VK
    Shrivastava, S
    Snider, AD
    Damerow, D
    Chester, D
    ISCAS '99: PROCEEDINGS OF THE 1999 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL 6: CIRCUITS ANALYSIS, DESIGN METHODS, AND APPLICATIONS, 1999, : 509 - 514
  • [3] Hardware implementation of a nonlinear processor
    Jain, V.K.
    Shrivastava, S.
    Snider, A.D.
    Damerow, D.
    Chester, D.
    Proceedings - IEEE International Symposium on Circuits and Systems, 1999, 6
  • [4] Generic LR fuzzy cells for fuzzy hardware synthesis
    Kuo, YH
    Chen, CL
    IEEE TRANSACTIONS ON FUZZY SYSTEMS, 1998, 6 (02) : 266 - 285
  • [5] Hardware Implementation of DBNS Recoding for ECC Processor
    Chabrier, Thomas
    Pamula, Danuta
    Tisserand, Arnaud
    2010 CONFERENCE RECORD OF THE FORTY FOURTH ASILOMAR CONFERENCE ON SIGNALS, SYSTEMS AND COMPUTERS (ASILOMAR), 2010, : 1129 - 1133
  • [6] PROCESSOR CAPABILITY FOR HARDWARE IMPLEMENTATION OF KALMAN FILTERS
    ANDREWS, M
    COMPUTER, 1985, 18 (04) : 94 - 94
  • [7] Hardware implementation of fuzzy systems
    Knobloch, J
    1998 CONFERENCE OF THE NORTH AMERICAN FUZZY INFORMATION PROCESSING SOCIETY - NAFIPS, 1998, : 68 - 71
  • [8] Rule-driven VLSI fuzzy processor
    Univ of Catania, Catania, Italy
    IEEE Micro, 3 (62-74):
  • [9] A VLSI fuzzy processor with parallel rule execution
    Jacomet, M
    Walti, R
    FUZZ-IEEE '96 - PROCEEDINGS OF THE FIFTH IEEE INTERNATIONAL CONFERENCE ON FUZZY SYSTEMS, VOLS 1-3, 1996, : 554 - 558
  • [10] Rule-driven VLSI fuzzy processor
    Ascia, G
    Catania, V
    Russo, M
    Vita, L
    IEEE MICRO, 1996, 16 (03) : 62 - 74