An Efficient Architecture for Modified Lifting-Based Discrete Wavelet Transform

被引:7
|
作者
Pinto, Rohan [1 ]
Shama, Kumara [2 ]
机构
[1] St Joseph Engn Coll, Mangalore, Karnataka, India
[2] Manipal Inst Technol, Manipal, Karnataka, India
来源
SENSING AND IMAGING | 2020年 / 21卷 / 01期
关键词
Discrete wavelet transform (DWT); Lifting scheme; 1-D DWT; 2-D DWT; Pipeline; VLSI architecture; VLSI ARCHITECTURE; HIGH-PERFORMANCE; HIGH-SPEED; LOW-POWER; IMPLEMENTATION; 1-D;
D O I
10.1007/s11220-020-00317-z
中图分类号
TH7 [仪器、仪表];
学科分类号
0804 ; 080401 ; 081102 ;
摘要
A high speed and memory efficient lifting based architecture for one-dimensional (1-D) and two-dimensional (2-D) discrete wavelet transform (DWT) is proposed in this paper. The lifting algorithm is modified in this work to achieve a critical path of one multiplier delay with minimum pipeline registers. A 1-D DWT structure with two-input/two-output and four-input/four-output is developed based on the modified lifting scheme. The proposed 2-D DWT architecture for the Daubechies 5/3 and 9/7 filter comprises of two 1-D processors, together with a transpose and a temporal memory. An efficient transpose block is presented, which utilizes three registers to transpose the output sequence of the 1-D DWT block. The transpose block is independent of the size of the image read for the transform. The scanning process of an NxN image for a one-level 2-D transform is in Z fashion to minimize the temporal buffer to 4N and 2N for the 9/7 and 5/3 mode DWT respectively. The comparison results show that the proposed structure is hardware cost-effective and memory efficient, which is favorable for real-time visual operations. The model is described in VHDL and synthesized using the Cadence tool in 90 nm technology.
引用
收藏
页数:22
相关论文
共 50 条
  • [1] An Efficient Architecture for Modified Lifting-Based Discrete Wavelet Transform
    Rohan Pinto
    Kumara Shama
    [J]. Sensing and Imaging, 2020, 21
  • [2] An Efficient Folded Architecture for Lifting-Based Discrete Wavelet Transform
    Shi, Guangming
    Liu, Weifeng
    Zhang, Li
    Li, Fu
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2009, 56 (04) : 290 - 294
  • [3] An efficient VLSI architecture for lifting-based discrete wavelet transform
    Chao, Wang
    Wu Zhilin
    Peng, Cao
    Jie, Li
    [J]. 2007 IEEE INTERNATIONAL CONFERENCE ON MULTIMEDIA AND EXPO, VOLS 1-5, 2007, : 1575 - 1578
  • [4] An Efficient VLSI Architecture for Lifting-Based Discrete Wavelet Transform
    Zhang, Wei
    Jiang, Zhe
    Gao, Zhiyu
    Liu, Yanyan
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2012, 59 (03) : 158 - 162
  • [5] An efficient architecture for lifting-based forward and inverse discrete wavelet transform
    Aroutchelvame, SM
    Raahemifar, K
    [J]. 2005 IEEE INTERNATIONAL CONFERENCE ON MULTIMEDIA AND EXPO (ICME), VOLS 1 AND 2, 2005, : 816 - 819
  • [6] Efficient Parallel Hardware Architecture for Lifting-Based Discrete Wavelet Transform
    Hao, Yanling
    Liu, Ying
    Wang, Renlong
    [J]. 2008 CHINESE CONTROL AND DECISION CONFERENCE, VOLS 1-11, 2008, : 706 - 710
  • [7] Efficient VLSI architecture for lifting-based discrete wavelet packet transform
    Wang, Chao
    Gan, Woon Seng
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2007, 54 (05) : 422 - 426
  • [8] Memory Efficient Architecture for Lifting-Based Discrete Wavelet Packet Transform
    Gyanendra
    Chiluveru, Samba Raju
    Raman, Balasubramanian
    Tripathy, Manoj
    Kaushik, Brajesh Kumar
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2021, 68 (04) : 1373 - 1377
  • [9] Efficient implementation of lifting-based discrete wavelet transform
    Liao, HY
    Mandal, MK
    Cockburn, R
    [J]. ELECTRONICS LETTERS, 2002, 38 (18) : 1010 - 1012
  • [10] Flipping structure: An efficient VLSI architecture for lifting-based discrete wavelet transform
    Huang, CT
    Tseng, PC
    Chen, LG
    [J]. APCCAS 2002: ASIA-PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS, VOL 1, PROCEEDINGS, 2002, : 383 - 388